Preliminary W928C73
Publication Release Date: June 2000
- 11 - Revision A1
Descriptions Of Special Function Registers (SFRS), continued
ADDRESS
/NAME
BIT
BIT NAME
R/W
1
0
INITIAL
FUNCTION
B0
P2.0 W/R
High
Low
1
No use if SEG35~32 work as LCD segment.
I/O P2.0 value if SEG35~32 work as
P2.3~P2.0 function (P2M (A1.1H) = 0)
B7
LCDWAVE
W
A Type
B Type
0
B6
-
W
0
B5
-
W
0
B4
-
W
0
Clear B7~B4 to “0” after reset.
Default LCDWAVE =0 (B type)
B3
FLCD1
W
0
B2
FLCD0
W
0
FLCD1 FLCD0 LCD frequency
0 0 512 Hz, set RTLCD = 74
0 1 256 Hz
1 0 128 Hz
1 1 64 Hz
LCD scan rate = LCD frequency/ 4
B1
P2M
W
SEG out
P2
0
P2.0~2.3/SEG32~35 pin function selection.
This bit can only be set while LCD is on.
While set to 1, these 4 pins work as
SEG32~35 output. If clear to 0, these 4 pins
will work as P2.0~2.3.
A1H/LCDR
B0
LCDON
W
LCD ON LCD OFF
0
LCD driver enable control
A2H/RTLCD B7~0
RTLCD
W
11111111 RTC timer value. Set RTLCD = 74 for 76.8
KHz crystal
B7
EA
W
Enable
Disable
0
Global interrupt enable control
B6
ES1
W
Enable
Disable
0
POCSAG receiving buffer interrupt enable
control
B5
-
W
0
Clear this bit to 0 after power on reset
B4
-
W
0
Clear this bit to 0 after power on reset
B3
ET1
W
Enable
Disable
0
Timer 1 interrupt enable control
B2
EX1
W
Enable
Disable
0
External interrupt 1 (battery fail INT) enable
control
B1
ET0
W
Enable
Disable
0
Timer 0 interrupt enable control
A8H/IE
B0
EX0
W
Enable
Disable
0
External interrupt 0 enable control
B7
INT33
W
Enable
Disable
0
Clear this bit to 0 after reset
B6
INT32
W
Enable
Disable
0
Enable INT32 (key2)
B5
INT31
W
Enable
Disable
0
Enable INT31 (key1)
B4
INT30
W
Enable
Disable
0
Enable INT30 (key0)
B3
-
W
0
B2
-
W
0
B1
-
W
0
AAH/SDTMF
B0
-
W
0
Clear B3~B0 after reset