W83627HF/F
PRELIMINARY
Publication Release Date: November 2000
- 51 - Revision 1.0
Bit 7: RFEI. In 16450 mode, this bit is always set to a logic 0. In 16550 mode, this bit is set to a logic 1
when there is at least one parity bit error, no stop bit error or silent byte detected in the FIFO. In
16550 mode, this bit is cleared by reading from the USR if there are no remaining errors left in the
FIFO.
Bit 6: TSRE. In 16450 mode, when TBR and TSR are both empty, this bit will be set to a logical 1. In
16550 mode, if the transmit FIFO and TSR are both empty, it will be set to a logical 1. Other
thanthese two cases, this bit will be reset to a logical 0.
Bit 5: TBRE. In 16450 mode, when a data character is transferred from TBR to TSR, this bit will be set to
a logical 1. If ETREI of ICR is a logical 1, an interrupt will be generated to notify the CPU to write
the next data. In 16550 mode, this bit will be set to a logical 1 when the transmit FIFO is empty. It
will be reset to a logical 0 when the CPU writes data into TBR or FIFO.
Bit 4: SBD. This bit is set to a logical 1 to indicate that received data are kept in silent state for a full
word time, including start bit, data bits, parity bit, and stop bits. In 16550 mode, it indicates the
same condition for the data on top of the FIFO. When the CPU reads USR, it will clear this bit to a
logical 0.
Bit 3: NSER. This bit is set to a logical 1 to indicate that the received data have no stop bit. In 16550
mode, it indicates the same condition for the data on top of the FIFO. When the CPU reads USR,
it will clear this bit to a logical 0.
Bit 2: PBER. This bit is set to a logical 1 to indicate that the parity bit of received data is wrong. In 16550
mode, it indicates the same condition for the data on top of the FIFO. When the CPU reads USR,
it will clear this bit to a logical 0.
Bit 1: OER. This bit is set to a logical 1 to indicate received data have been overwritten by the next
received data before they were read by the CPU. In 16550 mode, it indicates the same condition
instead of FIFO full. When the CPU reads USR, it will clear this bit to a logical 0.
Bit 0: RDR. This bit is set to a logical 1 to indicate received data are ready to be read by the CPU in the
RBR or FIFO. After no data are left in the RBR or FIFO, the bit will be reset to a logical 0.
4.2.3 Handshake Control Register (HCR) (Read/Write)
This register controls the pins of the UART used for handshaking peripherals such as modem, and
controls the diagnostic mode of the UART.
0
0
0
0
1
2
3
4
5
6
7
Data terminal ready (DTR)
Request to send (RTS)
Loopback RI input
IRQ enable
Internal loopback enable
Summary of Contents for W83627F
Page 1: ... ...
Page 2: ... ...
Page 3: ... 0 1 ...
Page 9: ... ...
Page 99: ...W83627HF F PRELIMINARY Publication Release Date November 2000 90 Revision 1 0 Figure 8 1 ...
Page 103: ... 0 1 0 1 2 3 45 67 8 67 1 ...
Page 105: ... 0 1 2 3 4 5 6 7 2 2 7 558 6 7 2 2 3 2 3 9 0 1 2 3 4 5 6 7 2 2 7 558 6 7 2 2 3 2 3 9 ...
Page 106: ... 4 6I J H 4 4 6I J 9 6I J 9 ...
Page 107: ... ...
Page 108: ... ...
Page 109: ... ...
Page 115: ... 1 9 4 6D 6D4 L 9 H E 4 6D 0 0 0 1 4 8D 3 D 4 5 6 A 1 9 B H 1 6 ...
Page 116: ... 4 5 6 A 9 H H 1 6 E E E E E E 4 7 28 5 6 A H 1 8 6 1 H 1 H 1 1 H ...
Page 117: ... A 9 H 1 6 1 H 1 F 1 E E F 1 E E E E E G ...
Page 118: ... 4 7 28 5 6 19 H 6 1 H 1 H 1 1 H H 1 6 1 H 1 F 1 E E E F 1 E E E E E ...
Page 120: ... 2 1 4 0 HD 0 B 4 6 4 6 M 4 6 1 4 8 8 1 4 1 C 1 4 8 5 HD 4 1 H HD 4 4 9 6 2 4 4 D ...
Page 122: ... 1 1 8 1 2 0 B 0 6 O P 4 O P 8 4 6 9 9 H H B 6 9 B 6 9 9 H H 6 4 D 9D 6 4 D 9D 6 4 D 9D0 ...
Page 124: ... 2 5 1 6 8 0 B 6 M 4 H 4 H 4 D B H 4 B H 4 8 FDB H 4 8 F B H 4 8 B 6 4 H 4 8 B 6 H ...
Page 126: ... 2 2 5 6 1 6 8 0 B 6 M 4 9 6 1 4 D9 2 1 1 4 2 1 6 8 0 B 6 M 4 1 1 4 9 6 1 ...
Page 136: ... 2 4 6 8 D 0 B 6 M 6 4 0 6 2 1 1 4 6 8 D 0 B O P O P O P 6 M 0 4 0 4 0 4 4 4 4 D 4 4 9 6 1 ...
Page 137: ... 2 4 7 C 4 6 8 D 1 6 M 8 9 4 0 L 0 L 2 7 C 4 6 8 D4 1 6 M 8 9 4 0 L 0 L ...
Page 139: ... 2 1 4 6 8 D0 0 B 6 M 0 0 0 0 4 1 4 4 1 4 4 D 1 4 4 6 1 4 4 4 4 1 1 1 1 4 4 4 0 1 4 4 4 0 1 ...
Page 140: ... 2 1 1 4D 2 1 1 4 2 5 8 1 4 6 8 D 6 M 1 2 3 4 O P 2 5 1 4 6 8 D 6 M 1 3 4 O P 4 9 6 1 ...
Page 142: ... 2 4 5 8 1 4 6 8 D 0 B 6 M 6 0 1 3 4 4 4 9 6 1 2 5 8 1 44 6 8 DD 0 B D 6 M 1 2 3 4 9 1 9 9 4 ...
Page 143: ... 2 2 5 1 4 6 8 D 0 B 6 M 1 3 4 1 9 4 4 9 6 1 2 5 8 1 4 6 8 D 6 M 4 9 O P ...
Page 145: ... 2 5 8 8 1 4 6 8 D 0 B 4 6 M 6 0 1 2 3 4 9 9 4 D 2 5 8 1 4 6 8 D 0 B 6 M 6 0 1 3 4 4 4 9 6 1 ...
Page 146: ... 2 5 8 1 44 6 8 DD 0 B D 6 M 1 2 3 4 9 1 9 9 4 2 5 1 4 6 8 D 0 B 6 M 1 3 4 1 9 4 4 9 6 1 ...