W83627HF/F
PRELIMINARY
Publication Release Date: November 2000
- 167 - Revision 1.0
CRF4 (Default 0x00)
Bit 7 - 6 : Reserved. Return zero when read.
Bit 5 - 0 : These bits indicate the IRQ status of the individual GPIO function or logical device
respectively. The status bit is set by their source function or device and is cleared by
writing a1. Writing a 0 has no effect.
Bit 5
: HMIRQSTS. Hardware monitor IRQ status.
Bit 4
: WDTIRQSTS. Watch dog timer IRQ status.
Bit 3
: CIRIRQSTS. Consumer IR IRQ status.
Bit 1
: IRQIN1STS. IRQIN1 status.
Bit 0
: IRQIN0STS. IRQIN0 status.
CRF6 (Default 0x00)
Bit 7 - 6 : Reserved. Return zero when read.
Bit 5 - 0 : Enable bits of the SMI /
PME
generation due to the device's IRQ.
These bits enable the generation of an SMI /
PME
interrupt due to any IRQ of the devices.
SMI /
PME
logic output = (MOUIRQEN and MOUIRQSTS) or (KBCIRQEN and
KBCIRQSTS) or (PRTIRQEN and PRTIRQSTS) or (FDCIRQEN and FDCIRQSTS) or
(URAIRQEN and URAIRQSTS) or (URBIRQEN and URBIRQSTS) or
(HMIRQEN and HMIRQSTS) or (WDTIRQEN and WDTIRQSTS) or
(IRQIN3EN and IRQIN3STS) or (IRQIN2EN and IRQIN2STS) or
(IRQIN1EN and IRQIN1STS) or (IRQIN0EN and IRQIN0STS)
Bit 5
: MOUIRQEN.
= 0 disable the generation of an SMI /
PME
interrupt due to MOUSE's IRQ.
= 1 enable the generation of an SMI /
PME
interrupt due to MOUSE's IRQ.
Bit 4
: KBCIRQEN.
= 0 disable the generation of an SMI /
PME
interrupt due to KBC's IRQ.
= 1 enable the generation of an SMI /
PME
interrupt due to KBC's IRQ.
Bit 3
: PRTIRQEN.
= 0 disable the generation of an SMI /
PME
interrupt due to printer port's IRQ.
= 1 enable the generation of an SMI /
PME
interrupt due to printer port's IRQ.
Bit 2
: FDCIRQEN.
= 0 disable the generation of an SMI /
PME
interrupt due to FDC's IRQ.
= 1 enable the generation of an SMI /
PME
interrupt due to FDC's IRQ.
Bit 1
: URAIRQEN.
= 0 disable the generation of an SMI /
PME
interrupt due to UART A's IRQ.
= 1 enable the generation of an SMI /
PME
interrupt due to UART A's IRQ.
Bit 0
: URBIRQEN.
= 0 disable the generation of an SMI /
PME
interrupt due to UART B's IRQ.
= 1 enable the generation of an SMI /
PME
interrupt due to UART B's IRQ.
Summary of Contents for W83627F
Page 1: ... ...
Page 2: ... ...
Page 3: ... 0 1 ...
Page 9: ... ...
Page 99: ...W83627HF F PRELIMINARY Publication Release Date November 2000 90 Revision 1 0 Figure 8 1 ...
Page 103: ... 0 1 0 1 2 3 45 67 8 67 1 ...
Page 105: ... 0 1 2 3 4 5 6 7 2 2 7 558 6 7 2 2 3 2 3 9 0 1 2 3 4 5 6 7 2 2 7 558 6 7 2 2 3 2 3 9 ...
Page 106: ... 4 6I J H 4 4 6I J 9 6I J 9 ...
Page 107: ... ...
Page 108: ... ...
Page 109: ... ...
Page 115: ... 1 9 4 6D 6D4 L 9 H E 4 6D 0 0 0 1 4 8D 3 D 4 5 6 A 1 9 B H 1 6 ...
Page 116: ... 4 5 6 A 9 H H 1 6 E E E E E E 4 7 28 5 6 A H 1 8 6 1 H 1 H 1 1 H ...
Page 117: ... A 9 H 1 6 1 H 1 F 1 E E F 1 E E E E E G ...
Page 118: ... 4 7 28 5 6 19 H 6 1 H 1 H 1 1 H H 1 6 1 H 1 F 1 E E E F 1 E E E E E ...
Page 120: ... 2 1 4 0 HD 0 B 4 6 4 6 M 4 6 1 4 8 8 1 4 1 C 1 4 8 5 HD 4 1 H HD 4 4 9 6 2 4 4 D ...
Page 122: ... 1 1 8 1 2 0 B 0 6 O P 4 O P 8 4 6 9 9 H H B 6 9 B 6 9 9 H H 6 4 D 9D 6 4 D 9D 6 4 D 9D0 ...
Page 124: ... 2 5 1 6 8 0 B 6 M 4 H 4 H 4 D B H 4 B H 4 8 FDB H 4 8 F B H 4 8 B 6 4 H 4 8 B 6 H ...
Page 126: ... 2 2 5 6 1 6 8 0 B 6 M 4 9 6 1 4 D9 2 1 1 4 2 1 6 8 0 B 6 M 4 1 1 4 9 6 1 ...
Page 136: ... 2 4 6 8 D 0 B 6 M 6 4 0 6 2 1 1 4 6 8 D 0 B O P O P O P 6 M 0 4 0 4 0 4 4 4 4 D 4 4 9 6 1 ...
Page 137: ... 2 4 7 C 4 6 8 D 1 6 M 8 9 4 0 L 0 L 2 7 C 4 6 8 D4 1 6 M 8 9 4 0 L 0 L ...
Page 139: ... 2 1 4 6 8 D0 0 B 6 M 0 0 0 0 4 1 4 4 1 4 4 D 1 4 4 6 1 4 4 4 4 1 1 1 1 4 4 4 0 1 4 4 4 0 1 ...
Page 140: ... 2 1 1 4D 2 1 1 4 2 5 8 1 4 6 8 D 6 M 1 2 3 4 O P 2 5 1 4 6 8 D 6 M 1 3 4 O P 4 9 6 1 ...
Page 142: ... 2 4 5 8 1 4 6 8 D 0 B 6 M 6 0 1 3 4 4 4 9 6 1 2 5 8 1 44 6 8 DD 0 B D 6 M 1 2 3 4 9 1 9 9 4 ...
Page 143: ... 2 2 5 1 4 6 8 D 0 B 6 M 1 3 4 1 9 4 4 9 6 1 2 5 8 1 4 6 8 D 6 M 4 9 O P ...
Page 145: ... 2 5 8 8 1 4 6 8 D 0 B 4 6 M 6 0 1 2 3 4 9 9 4 D 2 5 8 1 4 6 8 D 0 B 6 M 6 0 1 3 4 4 4 9 6 1 ...
Page 146: ... 2 5 8 1 44 6 8 DD 0 B D 6 M 1 2 3 4 9 1 9 9 4 2 5 1 4 6 8 D 0 B 6 M 1 3 4 1 9 4 4 9 6 1 ...