
W632GG6KB
Publication Release Date: Jan. 03, 2017
Revision: A06
- 139 -
AC Timing and Operating Condition for -11 speed grade, continued
SYMBOL
SPEED GRADE
DDR3-1866 (-11)
UNITS
NOTES
PARAMETER
MIN.
MAX.
Data Timing
t
DQSQ
DQS, DQS# to DQ skew, per group, per access
85
pS
23
t
QH
DQ output hold time from DQS, DQS#
0.38
t
CK
(avg)
18, 23
t
LZ(DQ)
DQ low impedance time from CK, CK#
-390
195
pS
17, 23, 24
t
HZ(DQ)
DQ high impedance time from CK, CK#
195
pS
17, 23, 24
t
DS(AC135)
Data setup time to
DQS, DQS#
Base specification @ 2 V/nS
68
pS
11, 40
V
REF
@ 2 V/nS
135.5
pS
11, 40, 42
t
DH(DC100)
Data hold time from
DQS, DQS#
Base specification @ 2 V/nS
70
pS
11, 40
V
REF
@ 2 V/nS
120
pS
11, 40, 42
t
DIPW
DQ and DM Input pulse width for each input
320
pS
10
Data Strobe Timing
t
RPRE
DQS,DQS# differential READ Preamble
0.9
Note 21
t
CK
(avg) 18, 21, 23
t
RPST
DQS,DQS# differential READ Postamble
0.3
Note 22
t
CK
(avg) 18, 22, 23
t
QSH
DQS,DQS# differential output high time
0.4
t
CK
(avg)
18, 23
t
QSL
DQS,DQS# differential output low time
0.4
t
CK
(avg)
18, 23
t
WPRE
DQS,DQS# differential WRITE Preamble
0.9
t
CK
(avg)
46
t
WPST
DQS,DQS# differential WRITE Postamble
0.3
t
CK
(avg)
46
t
DQSCK
DQS,DQS# rising edge output access time from
rising CK, CK#
-195
195
pS
17, 23
t
LZ(DQS)
DQS and DQS# low-impedance time from CK,
CK# (Referenced from RL - 1)
-390
195
pS
17, 23, 24
t
HZ(DQS)
DQS and DQS# high-impedance time from CK,
CK# (Referenced from RL + BL/2)
195
pS
17, 23, 24
t
DQSL
DQS,DQS# differential input low pulse width
0.45
0.55
t
CK
(avg)
12, 14
t
DQSH
DQS,DQS# differential input high pulse width
0.45
0.55
t
CK
(avg)
13, 14
t
DQSS
DQS,DQS# rising edge to CK,CK# rising edge
-0.27
0.27
t
CK
(avg)
16
t
DSS
DQS,DQS# falling edge setup time to CK,CK#
rising edge
0.18
t
CK
(avg)
15, 16
t
DSH
DQS,DQS# falling edge hold time from CK,CK#
rising edge
0.18
t
CK
(avg)
15, 16
Command and Address Timing
t
AA
Internal read command to first data
See “Speed Bin” on page 136
nS
8
t
RCD
ACT to internal read or write delay time
nS
8
t
RP
PRE command period
nS
8
t
RC
ACT to ACT or REF command period
nS
8
t
RAS
ACT to PRE command period
nS
8