
W632GG6KB
Publication Release Date: Jan. 03, 2017
Revision: A06
- 104 -
Table 20
– Allowed time before ringback (t
DVAC
) for CK - CK# and DQS - DQS#
Slew Rate
[V/nS]
DDR3-1333/1600
DDR3-1866
t
DVAC
[pS]
@ V
IH/LDIFF(AC)
=
350mV
t
DVAC
[pS]
@ V
IH/LDIFF(AC)
=
300mV
t
DVAC
[pS]
@ V
IH/LDIFF(AC)
=
300mV
t
DVAC
[pS]
@ V
IH/LDIFF(AC)
=
(CK - CK#) only
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
> 4.0
75
-
175
-
134
-
139
-
4.0
57
-
170
-
134
-
139
-
3.0
50
-
167
-
112
-
118
-
2.0
38
-
119
-
67
-
77
-
1.8
34
-
102
-
52
-
63
-
1.6
29
-
81
-
33
-
45
-
1.4
22
-
54
-
9
-
23
-
1.2
Note
-
19
-
Note
-
Note
-
1.0
Note
-
Note
-
Note
-
Note
-
< 1.0
Note
-
Note
Note
-
Note
-
Note:
Rising input differential signal shall become equal to or greater than V
IHDIFF(AC)
level and Falling input differential signal shall
become equal to or less than V
ILDIFF(AC)
level.
10.6.4 Single-ended requirements for differential signals
Each individual component of a differential signal (CK, DQSL, DQSU, CK#, DQSL#, DQSU#) has also
to comply with certain requirements for single-ended signals.
CK and CK# have to approximately reach V
SEH
min / V
SEL
max (approximately equal to the AC-levels
(V
IH.CA(AC)
/ V
IL.CA(AC)
) for ADD/CMD signals) in every half-cycle.
DQSL, DQSU, DQSL#, DQSU# have to reach V
SEH
min / V
SEL
max (approximately the AC-levels
(V
IH.DQ(AC)
/ V
IL.DQ(AC)
) for DQ signals) in every half-cycle preceding and following a valid transition.
Note that the applicable ac-
levels for ADD/CMD and DQ’s might be different per speed-bin etc. E.g., if
V
IH.CA(AC150)
/V
IL.CA(AC150)
is used for ADD/CMD signals, then these AC-levels apply also for the
single-ended signals CK and CK#.
Table 21
– Single-ended levels for CK, DQSL, DQSU, CK#, DQSL# or DQSU#
PARAMETER
SYM.
DDR3-1333, DDR3-1600
& DDR3-1866
UNIT
NOTES
MIN.
MAX.
Single-ended high level for strobes
V
SEH
(V
DD
/2) + 0.175
Note 3
V
1, 2
Single-ended high level for CK, CK#
(V
DD
/2) + 0.175
Note 3
V
1, 2
Single-ended low level for strobes
V
SEL
Note 3
(V
DD
/2) - 0.175
V
1, 2
Single-ended low level for CK, CK#
Note 3
(V
DD
/2) - 0.175
V
1, 2
Notes:
1. For CK, CK# use V
IH.CA(AC)
/ V
IL..CA(AC)
of ADD/CMD; for strobes (DQSL, DQSL#, DQSU, DQSU#) use V
IH.DQ(AC)
/
V
IL.DQ(AC)
of DQs.
2. V
IH.DQ(AC)
/ V
IL.DQ(AC)
for DQs is based on V
REFDQ
; V
IH.CA(AC)
/ V
IL.CA(AC)
for ADD/CMD is based on V
REFCA
; if a
reduced AC-high or AC-low level is used for a signal group, then the reduced level applies also here.
3. These values are not defined; however, the single-ended signals CK, CK#, DQSL, DQSL#, DQSU, DQSU# need to be within
the respective limits (V
IH(DC)
max, V
IL(DC)min
) for single-ended signals as well as the limitations for overshoot and
undershoot. Refer to section 10.12
“Overshoot and Undershoot Specifications”
on page 121.