2−5
2.3
Switching Characteristics
PARAMETER
MIN
TYP
MAX
UNIT
tc(SCLK)
SCLK cycle time
325.5
ns
td(SLR)
SCLK rising to LRCLK edge
20
ns
td(SDOUT)
SDOUT valid from SCLK falling edge (see Note 1)
(1/256 fS) + 10
ns
tsu(SDIN)
SDIN setup before SCLK rising edge
20
ns
th(SDIN)
SDIN hold after SCLK rising edge
100
ns
f(LRCLK)
LRCLK frequency
32
44.1
48
kHz
Duty cycle
50
%
NOTE 1: Maximum of 50-pF external load on SDOUT.
SCLK
LRCLK
SDIN1
SDIN2
SDOUT1
SDOUT2
SDOUT0
tc(SCLK)
td(SDOUT)
tsu(SDIN)
th(SDIN)
td(SLR)
tf(SCLK)
tr(SCLK)
td(SLR)
Figure 2−4. For Right-/Left-Justified and I
2
S Serial Protocols
Summary of Contents for TAS3002
Page 1: ... 2001 Digital Audio Digital Speakers Data Manual SLAS307B ...
Page 7: ...1 6 ...
Page 13: ...2 6 ...
Page 17: ...3 4 ...
Page 25: ...4 8 ...
Page 27: ...5 2 ...
Page 33: ...6 6 ...
Page 54: ...PACKAGE OPTION ADDENDUM www ti com 3 Apr 2013 Addendum Page 2 ...