Logic Compiler Listing
B-3
Programmable Logic
B.3 Logic Compiler Listing
TITLE AD50 programmable address decoder & control port
AUTHOR John Walliker and Julian Daley
COMPANY For Texas Instruments
DATE 14 March 1997, 6 April 1997
OPTIONS
EXPAND = ON
INVERSION = OFF ; to ensure correct power–up reset state
MINIMIZATION = ON
CHIP AD50LOGIC EP22V10FN
;PIN 1 NC0
PIN 2 iostrb ; rising edge of DSK+ iostrobe clocks the D latches
PIN 3 DSK_reset ; global reset from DSK+
PIN 4 d0
PIN 5 d1 ; data bus
PIN 6 d2
PIN 7 d3
;PIN 8 NC1
PIN 9 a15
PIN 10 a14 ; address bus
PIN 11 a0
PIN 12 rw ; read/write control signal
PIN 13 primary ; pulled low with jumper when secondary board
;PIN 14 GRND
;PIN 15 NC2
PIN 16 DSK_present ; pulled low when DSK+ is connected
PIN 17 sec_sfs ; secondary serial frame sync
PIN 18 dsk_sfs ; serial frame sync to DSK+
PIN 19 fc ; control signal for initiating secondary comms
PIN 20 AC01_pwrdn ; power down AC01 on DSK+
PIN 21 L_ms ; left master/slave select
;PIN 22 NC3
PIN 23 L_pwrdn ; left power down
PIN 24 R_pwrdn ; right power down
PIN 25 AD50_rst ; reset all AD50s
PIN 26 L_sfs ; left serial frame sync
PIN 27 R_sfsD ; right serial frame sync delayed
;PIN 28 VCC
STRING select0 ’(/a0 * /a14 * /a15 * /rw)’ ; address decode
STRING select1 ’( a0 * /a14 * /a15 * /rw)’
EQUATIONS
AD50_rst := select0 * d0 ; primary and secondary boards are driven
+ /select0 * AD50_rst
AD50_rst.clkf = iostrb
AD50_rst.rstf = /DSK_reset
AD50_rst.trst = /DSK_present ; 3-state if in standalone mode
fc := select1 * d0
+ /select1 * fc
fc.clkf = iostrb
fc.rstf = /DSK_reset
Summary of Contents for SLAU039
Page 6: ...vi ...
Page 16: ...1 6 ...
Page 26: ...2 10 ...
Page 34: ...3 8 ...
Page 40: ...4 6 ...
Page 47: ...Circuit Diagrams A 7 Installing the AD50 EVM A 4 Circuit Diagrams ...
Page 48: ...A 8 ...
Page 49: ...A 9 Installing the AD50 EVM ...
Page 50: ...A 10 ...
Page 51: ...PCB Diagrams A 11 Installing the AD50 EVM A 5 PCB Diagrams Top Side Silkscreen ...
Page 52: ...A 12 1 Top Side Tracks Top Side Tracks ...
Page 53: ...A 13 Installing the AD50 EVM Bottom Side Tracks ...
Page 54: ...A 14 Ground plane ...
Page 55: ...A 15 Installing the AD50 EVM Power plane ...
Page 56: ...A 16 ...