Public Version
McBSP Register Manual
www.ti.com
Table 21-141. Register Call Summary for Register ST_IRQENABLE_REG
McBSP Integration
•
:
McBSP Functional Description
•
:
McBSP Register Manual
•
SIDETONE Register Mapping Summary
Table 21-142. ST_SGAINCR_REG
Address Offset
0x0000 0024
Physical Address
0x4902 8024
Instance
SIDETONE_McBSP2
0x4902 A024
SIDETONE_McBSP3
Description
Sidetone gain control register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CH1GAIN
CH0GAIN
Bits
Field Name
Description
Type
Reset
31:16
CH1GAIN
Second sidetone channel gain
RW
0x0000
15:0
CH0GAIN
First sidetone channel gain
RW
0x0000
Table 21-143. Register Call Summary for Register ST_SGAINCR_REG
McBSP Functional Description
•
McBSP Basic Programming Model
•
SIDETONE Initialization Procedure
McBSP Register Manual
•
SIDETONE Register Mapping Summary
Table 21-144. ST_SFIRCR_REG
Address Offset
0x0000 0028
Physical Address
0x4902 8028
Instance
SIDETONE_McBSP2
0x4902 A028
SIDETONE_McBSP3
Description
Sidetone FIR coefficients control register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
FIRCOEFF
3206
Multi-Channel Buffered Serial Port
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated