Public Version
www.ti.com
McBSP Integration
Table 21-14. SIDETONE_McBSP Interrupt Events
Event Name
Status Bit
Mask Bit
Description
Over-run
McBSPi.
This event happens when a new data
OVRRERROR
OVRRERROREN
to be processed arrives before the
previous one has ended.
Once an interrupt request has been generated, the software must read the
McBSPi.
register to check what event caused the interrupt request generation, and
acknowledge each processed event by writing a 1 to the corresponding bit in the
McBSPi.
register.
NOTE:
The McBSPi.
[0] OVRRERROR status bit can be cleared in two ways:
•
If the McBSPi.
[0] OVRRERROREN mask bit is set to ‘1’ (interrupt
generation enabled), the status bit is cleared by writing a ‘1’.
•
If the McBSPi.
[0] OVRRERROREN mask bit is cleared to ‘0’
(interrupt generation disabled), the status bit is cleared when a new start or stop
condition is detected on the SIDETONE channels.
3089
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated