Public Version
McBSP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15:0
RCERB
Receive Channel Enable
RW
0x0000
RCERB n=0 Disables reception of n-th channel in a
even-numbered block in partition B
RCERB n=1 Enables reception of n-th channel in a
even-numbered block in partition B
Table 21-71. Register Call Summary for Register MCBSPLP_RCERB_REG
McBSP Functional Description
•
•
Using Two Partitions (Legacy Only)
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-72. MCBSPLP_XCERA_REG
Address Offset
0x0000 0040
Physical Address
0x4807 4040
Instance
McBSP1
0x4809 6040
McBSP5
0x4902 2040
McBSP2
0x4902 4040
McBSP3
0x4902 6040
McBSP4
Description
McBSPLP transmit channel enable register partition A
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
XCERA
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15:0
XCERA
Transmit Channel Enable
RW
0x0000
XCERA n=0 Disables transmission of n-th channel in an
event-numbered block in partition A
XCERA n=1 Enables transmission of n-th channel in an
event-numbered block in partition A
Table 21-73. Register Call Summary for Register MCBSPLP_XCERA_REG
McBSP Functional Description
•
•
Using Two Partitions (Legacy Only)
•
Transmit Multichannel Selection Modes
McBSP Register Manual
•
McBSP Register Mapping Summary
:
3176
Multi-Channel Buffered Serial Port
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated