Public Version
www.ti.com
UART/IrDA/CIR Register Manual
Table 19-69. TCR_REG
Address Offset
0x018
Physical Address
See
to
Description
Transmission control register.
This register stores the receive FIFO threshold levels to start/stop transmission during hardware flow control.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RX_FIFO_TRIG_HALT
RX_FIFO_TRIG_START
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0.
R
0x000000
7:4
RX_FIFO_TRIG_ START
RX FIFO trigger level to RESTORE transmission (0 to 60)
RW
0x0
3:0
RX_FIFO_TRIG_ HALT
RX FIFO trigger level to HALT transmission (0 to 60)
RW
0xF
Table 19-70. Register Call Summary for Register TCR_REG
UART/IrDA/CIR Functional Description
•
:
•
•
•
UART/IrDA (SIR, MIR, FIR)/CIR Mode Selection
[10] [11] [12] [13] [14] [15] [16] [17] [18] [19] [20] [21] [22] [23] [24] [25] [26]
•
UART/IrDA/CIR Basic Programming Model
•
Hardware and Software Flow Control Configuration
:
[34] [35] [36] [37] [38] [39] [40] [41] [42] [43] [44] [45]
UART/IrDA/CIR Register Manual
•
UART/IrDA/CIR Register Summary
•
UART/IrDA/CIR Register Description
:
Table 19-71. MSR_REG
Address Offset
0x018
Physical Address
See
to
Description
Modem status register. UART mode only.
This register provides information about the current state of the control lines from the modem, data set, or
peripheral device to the MPU. It also indicates when a control input from the modem changes state.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RI_STS
NRI_STS
CTS_STS
DSR_STS
NCD_STS
DCD_STS
NCTS_STS
NDSR_STS
2949
SWPU177N – December 2009 – Revised November 2010
UART/IrDA/CIR
Copyright © 2009–2010, Texas Instruments Incorporated