Public Version
HS I
2
C Register Manual
www.ti.com
Table 17-24. Register Call Summary for Register I2C_WE
HS I2C Integration
•
[0] [1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13]
HS I2C Register Manual
•
Table 17-25. I2C_SYSS
Address Offset
0x10
Physical Address
0x4806 0010
Instance
I2C3
0x4807 0010
I2C1
0x4807 2010
I2C2
Description
This register provides status information about the module, excluding the interrupt status
information.
Type
R
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
RDONE
Bits
Field Name
Description
Type
Reset
15:1
RESERVED
Read returns 0.
R
0x00
0
RDONE
Internal reset monitoring
R
0
Read
Internal module reset in ongoing
0x0:
Read
Internal module reset complete
0x1:
Table 17-26. Register Call Summary for Register I2C_SYSS
HS I2C Integration
•
:
HS I2C Register Manual
•
Table 17-27. I2C_BUF
Address Offset
0x14
Physical Address
0x4806 0014
Instance
I2C3
0x4807 0014
I2C1
0x4807 2014
I2C2
Description
Receive DMA channel disabled.
Type
RW
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RTRSH
XTRSH
XDMA_EN
RDMA_EN
TXFIFO_CLR
RXFIFO_CLR
2826
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated