Public Version
www.ti.com
Interrupt Controller Register Manual
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Write 0s for future compatibility. Read returns reset
R
0x000000
value.
7:2
PRIORITY
Interrupt priority
RW
0x00
1
Reserved
Write 0 for future compatibility. Read returns reset value.
R
0
0
FIQNIRQ
Interrupt IRQ FIQ mapping. Read returns reset value.
RW
0
Write
Interrupt is routed to IRQ.
0x0:
Write
Interrupt is routed to FIQ.
0x1:
Table 12-47. Register Call Summary for Register INTCPS_ILRm
Interrupt Controller Functional Description
•
:
•
:
Interrupt Basic Programming Model
•
•
:
•
MPU INTC Spurious Interrupt Handling
Interrupt Controller Register Manual
•
:
12.6.4 Modem INTC Register Descriptions
and
describe useful modem INTC registers.
Table 12-48. INTC_SYSCONFIG
Address Offset
0x010
Physical Address
0x480C 7010
Instance
Modem INTC
Description
This register controls various parameters of the module interface.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
AUTOIDLE
SOFTRESET
Bits
Field Name
Description
Type
Reset
31:2
Reserved
Write 0s for future compatibility. Read returns reset value.
R
0x00000000
1
SOFTRESET
Software reset. Set this bit to trigger a module reset. The bit is
RW
0
automatically reset by the hardware. Read returns 0.
0x0:
No functional effect
0x1:
The module is reset.
0
AUTOIDLE
Internal interface clock gating strategy
RW
0
0x0:
Interface clock is free-running.
0x1:
Automatic interface clock gating strategy is applied, based
on the interface bus activity.
Table 12-49. Register Call Summary for Register INTC_SYSCONFIG
Interrupt Controller Register Manual
•
:
2433
SWPU177N – December 2009 – Revised November 2010
Interrupt Controller
Copyright © 2009–2010, Texas Instruments Incorporated