Public Version
www.ti.com
Interrupt Controller Register Manual
Table 12-15. Register Call Summary for Register INTCPS_SIR_IRQ
Interrupt Controller Functional Description
•
:
•
Interrupt Basic Programming Model
•
:
•
MPU INTC Preemptive Processing Sequence
•
MPU INTC Spurious Interrupt Handling
Interrupt Controller Register Manual
•
:
Table 12-16. INTCPS_SIR_FIQ
Address Offset
0x044
Physical Address
0x4820 0044
Instance
MPU INTC
Description
This register supplies the currently active FIQ interrupt number.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SPURIOUSFIQFLAG
ACTIVEFIQ
Bits
Field Name
Description
Type
Reset
31:7
SPURIOUSFIQFLAG
Spurious FIQ flag
R
0x1FFFFFF
6:0
ACTIVEFIQ
Active FIQ number
R
0x00
Table 12-17. Register Call Summary for Register INTCPS_SIR_FIQ
Interrupt Controller Functional Description
•
:
•
Interrupt Basic Programming Model
•
:
•
MPU INTC Preemptive Processing Sequence
•
MPU INTC Spurious Interrupt Handling
Interrupt Controller Register Manual
•
:
Table 12-18. INTCPS_CONTROL
Address Offset
0x048
Physical Address
0x4820 0048
Instance
MPU INTC
Description
This register contains the new interrupt agreement bits.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
NEWFIQAGR
NEWIRQAGR
2425
SWPU177N – December 2009 – Revised November 2010
Interrupt Controller
Copyright © 2009–2010, Texas Instruments Incorporated