Public Version
www.ti.com
SDMA Register Manual
Table 11-50. DMA4_CSSAi
Address Offset
0x0000 009C + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 609C + (i* 0x60)
Instance
SDMA
Description
Channel Source Start Address
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SRC_START_ADRS
Bits
Field Name
Description
Type
Reset
31:0
SRC_START_ADRS
32 bits of the source start address
RW
0x--------
Table 11-51. Register Call Summary for Register DMA4_CSSAi
SDMA Functional Description
•
:
SDMA Basic Programming Model
•
Software-Triggered (Nonsynchronized) Transfer
•
Hardware-Synchronized Transfer
:
•
:
SDMA Register Manual
•
:
Table 11-52. DMA4_CDSAi
Address Offset
0x0000 00A0 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60A0 + (i* 0x60)
Instance
SDMA
Description
Channel Destination Start Address
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DST_START_ADRS
Bits
Field Name
Description
Type
Reset
31:0
DST_START_ADRS
32 bits of the destination start address
RW
0x--------
Table 11-53. Register Call Summary for Register DMA4_CDSAi
SDMA Functional Description
•
:
SDMA Basic Programming Model
•
Software-Triggered (Nonsynchronized) Transfer
•
Hardware-Synchronized Transfer
:
•
:
SDMA Register Manual
•
:
2395
SWPU177N – December 2009 – Revised November 2010
SDMA
Copyright © 2009–2010, Texas Instruments Incorporated