Public Version
SDMA Register Manual
www.ti.com
Table 11-46. DMA4_CENi
Address Offset
0x0000 0094 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 6094 + (i* 0x60)
Instance
SDMA
Description
Channel Element Number
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CHANNEL_ELMNT_NBR
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x00
0.
23:0
CHANNEL_ELMNT_NBR
Number of elements within a frame (unsigned) to transfer
RW
0x------
Table 11-47. Register Call Summary for Register DMA4_CENi
SDMA Functional Description
•
:
SDMA Basic Programming Model
•
Software-Triggered (Nonsynchronized) Transfer
•
Hardware-Synchronized Transfer
:
•
:
SDMA Register Manual
•
:
Table 11-48. DMA4_CFNi
Address Offset
0x0000 0098 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 6098 + (i* 0x60)
Instance
SDMA
Description
Channel Frame Number
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CHANNEL_FRAME_NBR
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x0000
0.
15:0
CHANNEL_FRAME_NBR
Number of frames within the block to be transferred
RW
0x----
(unsigned)
Table 11-49. Register Call Summary for Register DMA4_CFNi
SDMA Functional Description
•
:
SDMA Basic Programming Model
•
Software-Triggered (Nonsynchronized) Transfer
•
Hardware-Synchronized Transfer
:
•
:
SDMA Register Manual
•
:
2394SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated