Public Version
SDMA Register Manual
www.ti.com
Table 11-38. DMA4_CLNK_CTRLi
Address Offset
0x0000 0084 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 6084 + (i* 0x60)
Instance
SDMA
Description
Channel Link Control Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
NEXTLCH_ID
ENABLE_LNK
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x0000
0.
15
ENABLE_LNK
Enables or disable the channel linking.
RW
0x0
0x0: Channel linking mode is disabled When set on the
fly to 0 the current channel will complete the transfer and
stops the chain linking
0x1: Channel linking mode is enabled. The logical
channel defined in the NextLCH_ID is enabled at the end
of the current transfer
14:5
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x000
0.
4:0
NEXTLCH_ID
Defines the NextLCh_ID, which is used to build logical
RW
0x–
channel chaining queue.
Table 11-39. Register Call Summary for Register DMA4_CLNK_CTRLi
SDMA Functional Description
•
Chained Logical Channel Transfers
:
•
:
•
:
•
Linked-List Control and Monitoring
SDMA Basic Programming Model
•
:
SDMA Register Manual
•
:
Table 11-40. DMA4_CICRi
Address Offset
0x0000 0088 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 6088 + (i* 0x60)
Instance
SDMA
Description
Channel Interrupt Control Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
PKT_IE
LAST_IE
HALF_IE
DROP_IE
DRAIN_IE
BLOCK_IE
FRAME_IE
RESERVED
RESERVED
RESERVED
RESERVED
TRANS_ERR_IE
SUPER_BLOCK_IE
MISALIGNED_ERR_IE
SUPERVISOR_ERR_IE
2388
SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated