
Public Version
www.ti.com
SDRAM Controller (SDRC) Subsystem
10.2.7 SMS Register Manual
10.2.7.1 SMS Instance Summary
describes the SMS module instance.
Table 10-111. SMS Instance Summary
Module Name
Base Address
Size
SMS
0x6C00 0000
64K bytes
10.2.7.2 SMS Register Summary
summarizes the SMS register mapping summary.
Table 10-112. SMS Register Summary
Register Name
Type
Register
Address Offset
Physical Address
Width (Bits)
R
32
0x0000 0000
0x6C00 0000
RW
32
0x0000 0010
0x6C00 0010
R
32
0x0000 0014
0x6C00 0014
(1)
RW
32
0x0000 0048 +
0x6C00 0048 +
(0x0000 0020 * i)
(0x0000 0020 * i)
(1)
RW
32
0x0000 0050 +
0x6C00 0050 +
(0x0000 0020 * i)
(0x0000 0020 * i)
(1)
RW
32
0x0000 0058 +
0x6C00 0058 +
(0x0000 0020 * i)
(0x0000 0020 * i)
(2)
RW
32
0x0000 0060 +
0x6C00 0060 +
where k = j - 1
(3)
(0x0000 0020 * k)
(0x0000 0020 * k)
(2)
RW
32
0x0000 0064 +
0x6C00 0064 +
where k = j - 1
(3)
(0x0000 0020 * k)
(0x0000 0020 * k)
RW
32
0x0000 0150
0x6C00 0150
RW
32
0x0000 0154
0x6C00 0154
RW
32
0x0000 0158
0x6C00 0158
RW
32
0x0000 0160
0x6C00 0160
(4)
RW
32
0x0000 0164 +
0x6C00 0164 +
(0x0000 0004 * m)
(0x0000 0004 * m)
R
32
0x0000 0170
0x6C00 0170
RW
32
0x0000 0174
0x6C00 0174
RW
32
0x0000 0178
0x6C00 0178
(5)
RW
32
0x0000 0180 +
0x6C00 0180 +
(0x0000 0010 * n)
(0x0000 0010 * n)
(5)
RW
32
0x0000 0184 +
0x6C00 0184 +
(0x0000 0010 * n)
(0x0000 0010 * n)
(5)
RW
32
0x0000 0188 +
0x6C00 0188 +
(0x0000 0010 * n)
(0x0000 0010 * n)
(1)
i = 0 to 7
(2)
j = 1 to 7
(3)
k = 0 to 6
(4)
m = 0 to 2
(5)
n = 0 to 11
10.2.7.3 SMS Register Description
This section provides a description of SMS registers.
2301
SWPU177N – December 2009 – Revised November 2010
Memory Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated