Public Version
www.ti.com
Display Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
0
DSI_PLL_AUTOMODE
Automatic update mode.
RW
0x0
If this bit is set then the configuration updates will be
synchronized to DISPC_UPDATE_SYNC.
If this bit is clear configuration updates will be done immediately.
0x0: Manual mode
0x1: Automatic mode
Table 7-447. Register Call Summary for Register DSI_PLL_CONTROL
Display Subsystem Functional Description
•
:
Display Subsystem Basic Programming Model
•
Display Subsystem Use Cases and Tips
•
•
:
Display Subsystem Register Manual
•
DSI PLL Controller Register Mapping Summary
Table 7-448. DSI_PLL_STATUS
Address Offset
0x0000 0004
Physical Address
0x4804 FF04
Instance
DSI_PLL_CTRL
Description
This register contains the status information
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DSI_PLL_LIMP
DSI_PLL_LOCK
DSI_PLL_RECAL
DSI_PLL_BYPASS
DSS_CLOCK_ACK
DSI_BYPASSACKZ
DSI_PLL_LOSSREF
DSI_PLL_HIGHJITTER
DSIPROTO_CLOCK_ACK
DSI_PLLCTRL_RESET_DONE
Bits
Field Name
Description
Type
Reset
31:10
RESERVED
Reserved. Reads return zero.
R
0x000000
9
DSI_BYPASSACKZ
State of bypass mode on PHY and HSDIVIDER
R
0x0
0x0: DSI_PHY and HSDIVIDER have switched to using the bypass
clocks.
0x1: PLL outputs are still being used by DSI_PHY or HSDIVIDER
8
DSIPROTO_
Acknowledge for enable of DSI Protocol Engine clock
R
0x0
CLOCK_ACK
Verify the status before selecting this source in the DSI Protocol
Engine clock mux
0x0: DSI Protocol Engine clock inactive
0x1: DSI Protocol Engine clock active
7
DSS_CLOCK_ACK
Acknowledge for enable of DSS clock
R
0x0
Verify the status before selecting this source in the DSS clock
multiplexer
0x0: DSS clock inactive
0x1: DSS clock active
1959
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated