Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-336. VENC_HS_EXT_START_STOP_X
Address Offset
0x74
Physical address
0x4805 0C74
Instance
VENC
Description
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
HS_EXT_STOP_X
Reserved
HS_EXT_START_X
Bits
Field Name
Description
Type
Reset
31:26
Reserved
Reserved. Read returns 0s.
RW
0x00
25:16
HS_EXT_STOP_X
HSYNC external stop. These bits define HSYNC external stop pixel
RW
0x00F
value
15:10
Reserved
Reserved. Read returns 0s.
RW
0x00
9:0
HS_EXT_START_X
HSYNC external start. These bits define HSYNC EXTERNAL start
RW
0x359
pixel value
Table 7-337. Register Call Summary for Register VENC_HS_EXT_START_STOP_X
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
•
Table 7-338. VENC_VS_INT_START_X
Address Offset
0x78
Physical address
0x4805 0C78
Instance
VENC
Description
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
VS_INT_START_X
Reserved
Bits
Field Name
Description
Type
Reset
31:26
Reserved
Reserved. Read returns 0s.
RW
0x00
25:16
VS_INT_START_X
VSYNC internal start. These bits define VSYNC internal start pixel
RW
0x1A0
value.
15:0
Reserved
Reserved. Read returns 0s.
RW
0x0000
Table 7-339. Register Call Summary for Register VENC_VS_INT_START_X
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
•
1899
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated