
Public Version
Camera ISP Register Manual
www.ti.com
Table 6-225. CCDC_VERT_LINES
Address Offset
0x0000 001C
Physical Address
0x480B C61C
Instance
ISP_CCDC
Description
VERTICAL LINE NUMBER REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
NLV
Bits
Field Name
Description
Type
Reset
31:15
RESERVED
Write 0s for future compatibility.
RW
0x00000
Reads returns 0.
14:0
NLV
Number of lines - vertical direction
RW
0x0000
Sets the number of vertical lines output to memory. The
number of lines output is (NLV + 1).
This bit is latched by the VS sync pulse.
Table 6-226. Register Call Summary for Register CCDC_VERT_LINES
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Register Accessibility During Frame Processing
•
Camera ISP CCDC Image-Signal Processing
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
Table 6-227. CCDC_CULLING
Address Offset
0x0000 0020
Physical Address
0x480B C620
Instance
ISP_CCDC
Description
CULL CONTROL REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CULHEVN
CULHODD
RESERVED
CULV
Bits
Field Name
Description
Type
Reset
31:24
CULHEVN
Horizontal culling patterns for even lines.
RW
0xFF
Sets an 8-bit mask (0:cull, 1:retain). The LSB is the 1st
pixel and the MSB is the 8th pixel. Then, the pattern
repeats.
This bit field is latched by the VS sync pulse.
23:16
CULHODD
Horizontal culling patterns for odd lines.
RW
0xFF
Sets an 8-bit mask (0:cull, 1:retain). The LSB is the 1st
pixel and the MSB is the 8th pixel. Then, the pattern
repeats.
This bit field is latched by the VS sync pulse.
15:8
RESERVED
Write 0s for future compatibility.
RW
0x00
Reads returns 0.
7:0
CULV
Vertical culling pattern.
RW
0xFF
Sets an 8-bit mask (0:cull, 1:retain). The LSB is the 1st
line and the MSB is the 8th line. Then, the pattern
repeats.
This bit field is latched by the VS sync pulse.
1380
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated