Public Version
www.ti.com
Camera ISP Register Manual
Table 6-217. CCDC_HD_VD_WID
Address Offset
0x0000 000C
Physical Address
0x480B C60C
Instance
ISP_CCDC
Description
SYNC WIDTH CONTROL REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
HDW
RESERVED
VDW
Bits
Field Name
Description
Type
Reset
31:28
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
27:16
HDW
Sets the width of the HS sync pulse if set as output.
RW
0x000
The width of the pulse is (HDW+1) pixel clocks. Not used
when HS/VS sync pulses are input signals
(
.VDHDOUT = 0).
This bit field is latched by the VS sync pulse.
15:12
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
11:0
VDW
Sets the width of the VS sync pulse is set as output.
RW
0x000
The width of the pulse is (VDW+1) lines. Not used when
HS/VS sync pulses are input signals
(
.VDHDOUT = 0).
This bit field is latched by the VS sync pulse.
Table 6-218. Register Call Summary for Register CCDC_HD_VD_WID
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Register Accessibility During Frame Processing
•
Camera ISP CCDC Image-Sensor Configuration
:
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
Table 6-219. CCDC_PIX_LINES
Address Offset
0x0000 0010
Physical Address
0x480B C610
Instance
ISP_CCDC
Description
SIZE CONTROL REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PPLN
HLPRF
Bits
Field Name
Description
Type
Reset
31:16
PPLN
Pixels per line
RW
0x0000
Sets the number of pixel clock periods in one line. HD
period = (PPLN + 1) pixel clocks. Not used when HS/VS
sync pulses are input signals
(
.VDHDOUT = 0).
This bit field is latched by the VS sync pulse
1377
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated