Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
2
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
1
BUSY
CCDC module busy.
R
0x0
0x0: Module is not busy.
0x1: Module is busy.
0
ENABLE
CCDC module enable.
RW
0x0
This bit is latched by VD (start of frame)
0x0: Disable module.
0x1: Enable module.
Table 6-214. Register Call Summary for Register CCDC_PCR
Camera ISP Basic Programming Model
•
Camera ISP CCDC Enable/Disable Hardware
:
•
Camera ISP CCDC Status Checking
•
Camera ISP CCDC Register Accessibility During Frame Processing
•
Camera ISP CCDC Interframe Operations
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
Table 6-215. CCDC_SYN_MODE
Address Offset
0x0000 0008
Physical Address
0x480B C608
Instance
ISP_CCDC
Description
SYNC and mode set register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DATSIZ
LPF
WEN
PACK8
VDPOL
HDPOL
EXWEN
FLDPOL
VP2SDR
INPMOD
FLDOUT
VDHDEN
FLDSTAT
SDR2RSZ
DATAPOL
FLDMODE
VDHDOUT
Bits
Field Name
Description
Type
Reset
31:20
RESERVED
Write 0s for future compatibility.
RW
0x000
Reads returns 0.
19
SDR2RSZ
Memory port output into the RESIZER input.
RW
0x0
Controls whether or not the memory port output data are
forwarded to the RESIZER module input port. This does
not depend on the state of the
.WEN
bit.
This bit must only be set if the CCDC module receives
directly YUV422 data. The input frame size to the
RESIZER module is the same as the output frame size to
the memory port.
The data are simultaneously written to memory if the
WEN bit is set while sending the same data to the
RESIZER module.
The PREVIEW module can also write to the RESIZER
module: this bit takes precedence over the PREVIEW
module settings.
This bit is latched by the VS sync pulse.
0x0: Disable
0x1: Enable
1374
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated