Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-694. VIDEOSYSC_SYSCONFIG
Address Offset
0x0000 0008
Physical Address
0x0009 C008
Instance
VIDEOSYSC
Description
This register allows controlling various parameters of the video system controller module
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AUTOIDLE
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Reserved
RW
0x00000000
Write 0s for future compatibility
Read returns 0
0
AUTOIDLE
Internal auto-clock gating strategy
RW
0x1
0: Clock is free running
1: Automatic clock gating strategy is applied
Table 5-695. Register Call Summary for Register VIDEOSYSC_SYSCONFIG
IVA2.2 Subsystem Basic Programming Model
•
Video and Sequencer Module Management
:
IVA2.2 Subsystem Register Manual
•
Video System Controller Register Mapping Summary
:
•
Video System Controller Register Descriptions
:
Table 5-696. VIDEOSYSC_IRQMASK
Address Offset
0x0000 0040
Physical Address
0x0009 C040
Instance
VIDEOSYSC
Description
This register contains the interrupt mask bits: when
.MirqN is set, input event N does
not trigger the interrupt line to the sequencer (default) when
.MirqN is clear, input event N
triggers the interrupt line to the sequencer
Type
w/1toSet
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Reserved (not implemented)
w/1toSet
0x000000
7
SPARE_1
Spare interrupt (reserved for future use)
w/1toSet
0x1
6
SEQ_MBX
SEQ Mailbox IRQ mask
w/1toSet
0x1
5
DMA_ERROR
DMA error IRQ mask
w/1toSet
0x1
4
HOST_ERROR
HOST error IRQ mask
w/1toSet
0x1
3
SPARE_0
Spare interrupt (reserved for future use)
w/1toSet
0x1
2
IVLCD
iVLCD IRQ mask
w/1toSet
0x1
1
iLF
iLF IRQ mask
w/1toSet
0x1
0
iME
iME IRQ mask
w/1toSet
0x1
Table 5-697. Register Call Summary for Register VIDEOSYSC_IRQMASK
IVA2.2 Subsystem Functional Description
•
Video Accelerator/Sequencer SYSC
:
IVA2.2 Subsystem Register Manual
•
Video System Controller Register Mapping Summary
:
•
Video System Controller Register Descriptions
:
1052IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated