Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-675. SEQ_SYSCONFIG
Address Offset
0x0000 0008
Physical Address
0x0009 0008
Instance
SEQ
Description
This register allows controlling various parameters of the sequencer module
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AUTOIDLE
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Reserved
RW
0x00000000
Write 0s for future compatibility
Read returns 0
0
AUTOIDLE
Internal auto-clock gating strategy
RW
0x1
0: Clock is free running
1: Automatic clock gating strategy is applied
Table 5-676. Register Call Summary for Register SEQ_SYSCONFIG
IVA2.2 Subsystem Basic Programming Model
•
Video and Sequencer Module Management
:
IVA2.2 Subsystem Register Manual
•
Table 5-677. SEQ_IRQMASK
Address Offset
0x0000 0040
Physical Address
0x0009 0040
Instance
SEQ
Description
This register contains the interrupt mask bits: when
.MirqN is set, input event N does not trigger
the interrupt line to the sequencer (default) when
.MirqN is clear, input event N triggers the
interrupt line to the sequencer
Type
RW
Bits
Field Name
Description
Type
Reset
31:23
RESERVED
Reserved
RW
0x07
Reads returns 0
Write 0 for SW forward compatibility
22
TCERRINT1
TCERRINT1 IRQ mask
w/1toSet
0x1
21
TCERRINT0
TCERRINT0 IRQ mask
w/1toSet
0x1
20
CCERRINT
CCERRINT IRQ mask
w/1toSet
0x1
19
CCINT2
CCINT2 IRQ mask
w/1toSet
0x1
18
CCINT1
CCINT1 IRQ mask
w/1toSet
0x1
17
CCINT8
CCINT8 IRQ mask
w/1toSet
0x1
16
CCINT7
CCINT7 IRQ mask
w/1toSet
0x1
15
CCINT6
CCINT6 IRQ mask
w/1toSet
0x1
14
CCINT5
CCINT5 IRQ mask
w/1toSet
0x1
13
CCINT4
CCINT4 IRQ mask
w/1toSet
0x1
12
CCINT3
CCINT3 IRQ mask
w/1toSet
0x1
11
CCINTG
CCINTG IRQ mask
w/1toSet
0x1
10
CCMPINT
CCMPINT IRQ mask
w/1toSet
0x1
9
RESERVED
Reserved
R
0x1
1045
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated