Table 7-25. LC_DIVIDER Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2-0
LCDIV
R/W
3h
LC Oscillation Frequency Divider
The frequency divider sets the button sampling window in
conjunction with SENCYCn
7.5.1.24 HYST Register (Offset = 18h) [Reset = 08h]
HYST is shown in
HYST Register Field Descriptions
Return to the
Hysteresis for threshold for button algorithm
Table 7-26. HYST Register Field Descriptions
Bit
Field
Type
Reset
Description
7-4
RESERVED
R/W
0h
Reserved
3-0
HYST
R/W
8h
Hysteresis
Defines the hysteresis for button triggering threshold.
Hysteresis = HYST ´ 4
Refer to Setting Button Triggering Threshold section for more
information.
7.5.1.25 TWIST Register (Offset = 19h) [Reset = 00h]
TWIST Register Field Descriptions
.
Return to the
Anti-twist for button algorithm
Table 7-27. TWIST Register Field Descriptions
Bit
Field
Type
Reset
Description
7-3
RESERVED
R/W
0h
Reserved
2-0
ANTITWIST
R/W
0h
Anti-Twist
When set to 0, the anti-twist for button algorithm is not enabled.
When greater than 0, all buttons are enabled for the anti-twist
button algorithm. The validation of all buttons is void if any button
's BTN_DATA is negative by a threshold.
Anti-twist Threshold = ANTITWIST × 4.
Refer to Overcoming Case Twisting (Anti-Twist) section for more
information.
7.5.1.26 COMMON_DEFORM Register (Offset = 1Ah) [Reset = 00h]
COMMON_DEFORM is shown in
COMMON_DEFORM Register Field Descriptions
Return to the
Anti-common and anti-deformation for button algorithm
Table 7-28. COMMON_DEFORM Register Field Descriptions
Bit
Field
Type
Reset
Description
7
ANTICOM3
R/W
0h
Anti-Common Button Algorithm Setting for Channel 3
Refer to Eliminating Common-Mode Change (Anti-Common) section
for more information.
0h = Exclude Channel 3 from the anti-common group.
1h = Include Channel 3 in the anti-common group.
SNOSDD0 – DECEMBER 2021
26
Copyright © 2021 Texas Instruments Incorporated