7.5.1.17 INTPOL Register (Offset = 11h) [Reset = 18h]
INTPOL is shown in
INTPOL Register Field Descriptions
.
Return to the
Interrupt polarity
Table 7-19. INTPOL Register Field Descriptions
Bit
Field
Type
Reset
Description
7-5
RESERVED
R/W
0h
Reserved
4
BTSRT_EN
R/W
1h
Enable reset of button algorithm baseline tracking value
When this bit is not set, during transition between normal power
mode to low power mode and back to normal power mode
only
baseline tracking value
for enabled channels not reset. Other
values in the button algorithm for calculating button press are reset
even if this bit is not set.
0h = Disable Button Algorithm Restart
1h = Enable Button Algorithm Restart
3
BTN_ALG_EN
R/W
1h
Enable button press detection algorithm to assert events on
OUT_x pins
When disabled, raw pre-processed data can be accessed via
RAW_DATAx registers.
When disabled, interrupt on INTB pin is asserted when pre-
processed data capture is complete after active window period
completion for any of the enabled channels or for error events.
When disabled, events on OUT_x pins pins are ignored to assert
interrupt on INTB pin
0h = Disable Button Algorithm
1h = Enable Button Algorithm
2
INTPOL
R/W
0h
Interrupt Polarity
0h = Set INTB pin polarity to active low
1h = Set INTB pin polarity to active high.
1
DIS_BTN_TO
R/W
0h
Disable Button time-out if if button pressed for more than 50s.
0h = Enable Button Timeout
1h = Disable Button Timeout
0
DIS_BTB_MO
R/W
0h
Disable setting MAXOUT bit if button algorithm generates codes
outside maximum range.
0h = Enable MAXOUT check
1h = Disable MAXOUT check
7.5.1.18 GAIN2 Register (Offset = 12h) [Reset = 28h]
GAIN2 is shown in
GAIN2 Register Field Descriptions
.
Return to the
Gain for Channel 2 sensitivity adjustment for button algorithm
Table 7-20. GAIN2 Register Field Descriptions
Bit
Field
Type
Reset
Description
7-6
RESERVED
R/W
0h
Reserved
5-0
GAIN2
R/W
28h
Gain for Button Data for Channel 2
Refer to the Gain Table for detailed configuration.
7.5.1.19 LP_BASE_INC Register (Offset = 13h) [Reset = 05h]
LP_BASE_INC Register Field Descriptions
SNOSDD0 – DECEMBER 2021
Copyright © 2021 Texas Instruments Incorporated
23