
ADD
(dec)
ADD
(hex)
Register
Name
Bit(s)
Register
Type
Default
(hex)
Function
Description
208
0xD0
IND STS
7
RW
0x00
IA Reset
Indirect Access Reset
Setting this bit to a 1 will reset the I2C Master in
the HDCP Receiver. As this may leave the I2C bus
in an indeterminate state, it should only be done if
the Indirect Access mechanism is not able to
complete due to an error on the destination I2C
bus.
6
Reserved
5
RW
I2C TO
DIS
I2C Timeout Disable
Setting this bit to a 1 will disable the bus timeout
function in the I2C master. When enabled, the bus
timeout function allows the I2C master to assume
the bus is free if no signaling occurs for more than
1 second.
4
RW
I2C Fast
I2C Fast mode Enable
Setting this bit to a 1 will enable the I2C Master in
the HDCP Receiver to operation with Fast mode
timing. If set to a 0 (default), the I2C Master will
operate with Standard mode timing.
3:2
Reserved
1
R
IA ACK
Indirect Access Acknowledge
The acknowledge bit indicates that a valid
acknowledge was received upon completion of
the I2C read or write to the slave. A value of 0
(default) indicates the read/write did not complete
successfully.
0
R
IA DONE
Indirect Access Done
Set to a 1 to indicate completion of Indirect
Register Access. This bit will be cleared or read or
by start of a new Indirect Register Access.
209
0xD1
IND SAR
7:1
RW
0x00
IA SADDR Indirect Access Slave Address
This field should be programmed with the slave
address for the I2C slave to be accessed
0
RW
IA RW
Indirect Access Read/Write
0: Write (default)
1: Read
210
0xD2
IND OAR
7:0
RW
0x00
IA Offset
Indirect Access Offset
It is programmed with the register address for the
I2C indirect access.
211
0xD3
IND DATA
7:0
RW
0x00
IA Data
Indirect Access Data
For an indirect write, It is written with the write data.
For an indirect read, it contains the result of a
successful read.
240
0xF0
HDCP TX ID
7:0
R
0x5F
ID0
First byte ID code, ‘_’
241
0xF1
7:0
R
0x55
ID1
Second byte of ID code, ‘U’
242
0xF2
7:0
R
0x48
ID2
Third byte of ID code. ‘H'
243
0xF3
7:0
R
0x39
ID3
Forth byte of ID code: ‘9’
244
0xF4
7:0
R
0x32
ID4
Fifth byte of ID code: “2”
245
0xF5
7:0
R
0x37
ID5
Sixth byte of ID code: “7”
DS90UH927Q
Copyright © 1999-2012, Texas Instruments Incorporated
53