
DS90UH927Q Pin Diagram
30193019
DS90UH927Q — Top View
Pin Descriptions
Pin Name
Pin #
I/O, Type
Description
FPD-Link Input Interface
RxIN[3:0]+
38, 34, 32, 30
I, LVDS
True LVDS Data Inputs
Each pair requires external 100
Ω
differential termination for standard LVDS levels
RxIN[3:0]-
37, 33, 31, 29
I, LVDS
Inverting LVDS Data Inputs
Each pair requires external 100
Ω
differential termination for standard LVDS levels
36
I, LVDS
True LVDS Clock Input
The pair requires external 100
Ω
differential termination for standard LVDS levels
RxCLKIN-
35
I, LVDS
Inverting LVDS Clock Input
The pair requires external 100
Ω
differential termination for standard LVDS levels
LVCMOS Parallel Interface
I2S_WC
I2S_CLK
1
2
I, LVCMOS
w/ pull down
Digital Audio Interface I2S Word Clock and I2S Bit Clock Inputs
Shared with GPIO_REG7 and GPIO_REG8
I2S_DA
I2S_DB
I2S_DC
I2S_DD
3
4
5
6
I, LVCMOS
w/ pull down
Digital Audio Interface I2S Data Inputs
Shared with GPIO_REG6, GPIO_REG5, GPIO2, GPIO3
DS90UH927Q
2
Copyright © 1999-2012, Texas Instruments Incorporated