6.17 Typical Characteristics: Voltage Output (continued)
at T
A
= 25°C, V
DD
= 5.5 V, external reference = 5.5 V, gain = 1x, 12-bit resolution, and DAC outputs unloaded (unless
otherwise noted)
Time (
s)
0
10
20
30
40
50
Trigger (1 V/div)
V
OUT
(1 V/div)
Settling Band (+10% FSR)
Settling Band (-10% FSR)
Zero scale to full scale swing
Figure 6-22. Voltage Output Setting Time - Rising Edge
Time (
s)
0
10
20
30
40
50
Trigger (1 V/div)
V
OUT
(1 V/div)
Settling Band (+10% FSR)
Settling Band (-10% FSR)
Full scale to zero scale swing
Figure 6-23. Voltage Output Setting Time - Falling Edge
Time (
s)
0
200
400
600
800
1000
1200
1400
1600
V
DD
(1 V/div)
V
OUT
(15 mV/div)
DAC in Hi-Z power-down mode
Figure 6-24. Voltage Output Power-On Glitch
Time (
s)
0
200
400
600
800
1000
1200
1400
1600
V
DD
(1 V/div)
V
OUT
(1 mV/div)
DAC at zero scale
Figure 6-25. Voltage Output Power-Off Glitch
Frequency (Hz)
Noise Density (
V
/
Hz
)
10 2030 50 100 200
500 1000
10000
100000
0
0.3
0.6
0.9
1.2
1.5
1.8
2.1
2.4
2.7
3
Internal reference, gain = 4x
Figure 6-26. Voltage Output Noise Density
Frequency (Hz)
Noise Density (
V
/
Hz
)
10 2030 50 100 200
500 1000
10000
100000
0
0.2
0.4
0.6
0.8
1
1.2
1.4
1.6
1.8
2
Figure 6-27. Voltage Output Noise Density
DAC53001, DAC53002, DAC63001, DAC63002
SLASF48 – MAY 2022
Copyright © 2022 Texas Instruments Incorporated
17
Product Folder Links: