
TAMC900 User Manual Issue 2.0.1
Page 34 of 71
6.7 Channel Configuration 0-7
ADC respectively channel specific configuration and steering settings are defined by these registers. The
settings are made in addition to the general channel activation for internal processing (see chapter “Global
Channel Configuration”).
Bit
Symbol
Description
Access
Reset
Value
7 -
Reserved
R
0
6 EFSEL
Endian Format Selection steers the endianess of the DMA
data in host memory.
0 = little endian
1 = big endian
R/W 0
5
OF
ADC Output Format
0 = offset binary output format
1 = 2’s complement output format
R/W 0
4
CDCS
ADC Clock Duty Cycle Stabilizer
0 = disabled
1 = enabled
R/W 0
3 OFSEN
Overflow Signalize Enable steers whether an ADC overflow
signal is taken into the Channel DMA status register or not.
0 = suppress ADC overflow
1 = consider ADC overflow
Activation causes DMA events if an overflow is signalized
and interrupt-generation is enabled.
R/W 0
2
DMAEN
The bit steers the DMA channel data transmission.
0 = disable DMA operation
1 = enable DMA operation
R/W 0
1 INTEN
Using this flag allows to enable or disable the interrupt
generation.
0 = disable channel Interrupts
1 = enable channel Interrupts
R/W 0
0 CHEN
Channel
enable
0 = disable channel
1 = enable channel
R/W 0
Table 6-7 : Channel Configuration Register (Address 0x24+ 0x4*Channel)
If a channel is not enabled (CHEN), the corresponding Channel Data register will always be
zero (0x0).