TR4 User Manual
72
www.terasic.com
March 30, 2017
4
4
.
.
2
2
G
G
e
e
n
n
e
e
r
r
a
a
l
l
D
D
e
e
s
s
i
i
g
g
n
n
F
F
l
l
o
o
w
w
This section will introduce the general design flow to build a project for the TR4 board via the TR4
System Builder. The general design flow is illustrated in the
Figure 4-1
.
Users should launch TR4 System Builder and create a new project according to their design
requirements. When users complete the settings, the TR4 System Builder will generate two major
files which include a top-level design file (.v) and the Quartus II settings file (.qsf).
The top-level design file contains a top-level Verilog wrapper for users to add their own
design/logic. The Quartus II settings file contains information such as FPGA device type, top-level
pin assignments, and I/O standards for each user-defined I/O pin.
Finally, Quartus II programmer must be used to download SOF file to TR4 board using JTAG
interface.
Summary of Contents for TR4
Page 1: ...TR4 User Manual 1 www terasic com March 30 2017 y94 ...
Page 45: ...TR4 User Manual 42 www terasic com March 30 2017 Figure 2 24 Clock Connections of the TR4 ...
Page 58: ...TR4 User Manual 55 www terasic com March 30 2017 Figure 2 31 R199 R201 Position on TR4 ...
Page 67: ...TR4 User Manual 64 www terasic com March 30 2017 Figure 3 7 Access DDR3 SO DIMM Memory ...