TR4 User Manual
41
www.terasic.com
March 30, 2017
sources of the Stratix IV GX FPGA originate from on-board oscillators, a 50MHz, driven through
the clock buffers as well as other interfaces including HSMC, GPIO expansion headers(share pins
with HSMC Port C), and SMA connectors. The overall clock distribution of the TR4 is presented in
Figure 2-24
.
Summary of Contents for TR4
Page 1: ...TR4 User Manual 1 www terasic com March 30 2017 y94 ...
Page 45: ...TR4 User Manual 42 www terasic com March 30 2017 Figure 2 24 Clock Connections of the TR4 ...
Page 58: ...TR4 User Manual 55 www terasic com March 30 2017 Figure 2 31 R199 R201 Position on TR4 ...
Page 67: ...TR4 User Manual 64 www terasic com March 30 2017 Figure 3 7 Access DDR3 SO DIMM Memory ...