
ST7038
Ver 1.1
52/61
2007/01/25
Serial I
2
C Interface
Ta =
-
30 ~ 85
o
C
VDD=1.8V
Rating
VDD=2.5V
Rating
VDD=3.3V
Rating
Item
Signal
Symb
ol
Conditio
n
Min.
Max.
Min.
Max.
Min.
Max.
Units
SCL clock frequency
f
SCLK
DC
400
DC
400
DC
400
KHz
SCL clock low period
t
LOW
1.3
—
1.3
—
1.3
—
SCL clock high period
SCL
t
HIGH
—
0.6
—
0.6
—
0.6
—
us
Data set-up time
t
SU;DAT
300
—
200
—
100
—
ns
Data hold time
SDA
t
HD:DAT
—
0
0.9
0
0.9
0
0.9
us
SCL,SDA rise time
t
r
—
300
—
300
—
300
SCL,SDA fall time
SCL,
SDA
t
f
—
—
300
—
300
—
300
ns
Capacitive load represent by
each bus line
—
C
b
—
—
400
—
400
—
400
pf
Setup time for a repeated
START condition
t
SU;STA
—
0.7
—
0.6
—
0.6
—
us
Start condition hold time
SDA
t
HD;STA
—
0.6
—
0.6
—
0.6
—
us
Setup time for STOP condition
—
t
SU;STO
—
0.6
—
0.6
—
0.6
—
us
Bus free time between a Stop
and START condition
SCL
t
BUF
—
1.3
—
1.3
—
1.3
—
us
Note: All timing is specified using 20% and 80% of VDD as the reference.