![Silicon Laboratories SI5351A Product Manual Download Page 62](http://html1.mh-extra.com/html/silicon-laboratories/si5351a/si5351a_product-manual_1271742062.webp)
S i 5 3 5 1 A / B / C
62
Preliminary Rev. 0.95
9. Si5351A Pin Descriptions (20-Pin QFN, 24-Pin QSOP)
Table 10. Si5351A Pin Descriptions
Pin Name
Pin Number
Pin Type*
Function
20-QFN
24-QSOP
XA
1
6
I
Input pin for external crystal.
XB
2
7
I
Input pin for external crystal.
CLK0
13
21
O
Output clock 0.
CLK1
12
20
O
Output clock 1.
CLK2
9
15
O
Output clock 2.
CLK3
8
14
O
Output clock 3.
CLK4
19
3
O
Output clock 4.
CLK5
17
1
O
Output clock 5.
CLK6
16
24
O
Output clock 6.
CLK7
15
23
O
Output clock 7.
A0
3
9
I
I
2
C address bit.
SCL
4
10
I
I
2
C bus serial clock input. Pull-up to VDD core with 1 k
SDA
5
11
I/O
I
2
C bus serial data input. Pull-up to VDD core with 1 k
SSEN
6
12
I
Spread spectrum enable. High = enabled, Low = disabled.
OEB
7
13
I
Output driver enable. Low = enabled, High = disabled.
VDD
20
4
P
Core voltage supply pin. See 6.2.
VDDOA
11
18
P
Output voltage supply pin for CLK0 and CLK1. See 6.2.
VDDOB
10
16
P
Output voltage supply pin for CLK2 and CLK3. See 6.2.
VDDOC
18
2
P
Output voltage supply pin for CLK4 and CLK5. See 6.2.
VDDOD
14
22
P
Output voltage supply pin for CLK6 and CLK7. See 6.2.
GND
Center Pad
5, 8, 17, 19
P
Ground. Use multiple vias to ensure a solid path to GND.
1.
I = Input, O = Output, P = Power.
2.
Input pins are not internally pulled up.
1
2
3
4
5
6
7
8
9
10
15
14
13
12
11
20
19
18
17
16
XA
XB
A0
SCL
SDA
OEB
CLK
3
CL
K
2
VD
D
O
B
SSEN
Si5351A 20-QFN
Top View
GND
PAD
CLK6
CL
K5
VD
D
O
C
CL
K4
VD
D
VDDOA
CLK1
CLK0
VDDOD
CLK7
2
1
4
3
6
5
8
7
10
9
12
11
23
24
21
22
19
20
17
18
15
16
13
14
Si5351A 24-QSOP
Top View
CLK7
CLK6
CLK0
VDD0D
GND
CLK1
GND
VDDOA
CLK2
VDD0B
OEB
CLK3
VDDOC
CLK5
VDD
CLK4
XA
GND
GND
XB
SCL
A0
SSEN
SDA