
S i 5 3 5 1 A / B / C
26
Preliminary Rev. 0.95
Reset value = 0000 0000
Register 1. Interrupt Status Sticky
Bit
D7
D6
D5
D4
D3
D2
D1
D0
Name
SYS_INIT_STKY LOL_B_STKY LOL_A_STKY LOS_STKY
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Function
7
SYS_INIT_STKY
System Calibration Status Sticky Bit.
The SYS_INIT_STKY bit is triggered when the SYS_INIT bit (register 0, bit 7) is trig-
gered high. It remains high until cleared. Writing a 0 to this register bit will cause it to
clear.
0: No SYS_INIT interrupt has occurred since it was last cleared.
1: A SYS_INIT interrupt has occurred since it was last cleared.
6
LOL_B_STKY
PLLB Loss Of Lock Status Sticky Bit.
The LOL_B_STKY bit is triggered when the LOL_B bit (register 0, bit 6) is triggered
high. It remains high until cleared. Writing a 0 to this register bit will cause it to clear.
0: No PLL B interrupt has occurred since it was last cleared.
1: A PLL B interrupt has occurred since it was last cleared.
5
LOL_A_STKY
PLLA Loss Of Lock Status Sticky Bit.
The LOL_A_STKY bit is triggered when the LOL_A bit (register 0, bit 5) is triggered
high. It remains high until cleared. Writing a 0 to this register bit will cause it to clear.
0: No PLLA interrupt has occurred since it was last cleared.
1: A PLLA interrupt has occurred since it was last cleared.
4
LOS_STKY
CLKIN Loss Of Signal Sticky Bit (Si5351C Only).
The LOS_STKY bit is triggered when the LOS bit (register 0, bit 4) is triggered high. It
remains high until cleared. Writing a 0 to this register bit will cause it to clear.
0: No LOS interrupt has occurred since it was last cleared.
1: A LOS interrupt has occurred since it was last cleared.
3:0
Reserved
Leave as default.