*Notice: The information in this document is subject to change without notice
Tsi301
Notes
Tsi301 HyperTransport to PCI User Manual
5-36
Special Interrupts
Offset C1h–C0h
Bits
Type
Reset
Description
15:14
RW
11b
INTR Message Type. Not persistent through warm reset.
00 = Fixed
01 = Arbitrated
10 = ExtInt
11 = Disabled
13:12
RW
11b
INTR Interrupt Vector - lower two bits of the INTR interrupt vector. Not persis-
tent through warm reset.
11:10
RW
11b
INIT Message Type. Not persistent through warm reset.
00 = Fixed
01 = Arbitrated
10 = INIT
11 = Disabled
9:8
RW
10b
INIT Vector - lower two bits of the INIT interrupt vector. Not persistent through
warm reset.
7:6
RW
11b
NMI Message Type. Not persistent through warm reset.
00=NMI
01 = Startup
10 = ExtInt
11 = Disabled
5:4
RW
01b
NMI Vector - lower two bits of NMI interrupt vector. Not persistent through warm
reset.
3:2
RW
11b
SMI Message Type. Not persistent through warm reset.
00 = NMI
01 = Startup
10 = SMI
11 = Disabled
1:0
RW
00b
SMI Vector - lower two bits of the SMI# interrupt vector. Not persistent through
warm reset.
Interrupt Diagnostics
Offset C2h
Bits
Type
Reset
Description
7
RW
0b
Reserved by API NetWorks.
6
RS_RC
0b
Initiate - writing a 1 asserts an interrupt as if it was coming from the pin. This
bit is cleared by hardware once the interrupt is sent. Not persistent through
warm reset.
5
R_P
0
Active - if 1, the given pin has an asserted (level) interrupt. Not persistent
through warm reset.