Figure 16 Location of the User Area
Figure 17 Jumper Fields for System/User Areas
Note:
The wire-wrap pins for addresses A14 - A16, are based on a traditional
approach which identifies the least significant address bit as A1. Care must
be exercised when dealing with memory chips and other peripheral devices
which may identify the least significant address bit as A0.
J25 and J41
JEDECS
Pin 26
J25 and J41
JEDECS
Pin 27
J25 and J41
JEDECS
Pin 1
J24 and J40
JEDECS
Pin 26
J24 and J40
JEDECS
Pin 27
J24 and J40
JEDECS
Pin 1
A14
A15
A15
Vcc
R/W*
A16
A14
Vcc
A16
WD1
WD2
WC1
WC2
N/C
WD1
WD2
1 2 3 4
1 2 3 4
PME68-1B Manual
Page 55 Issue 5
Summary of Contents for PME 68-1B
Page 8: ...Figure 1 The PME 68 1B Board Photograph not available in PDF PME 68 1B Manual Page 2 Issue 5...
Page 12: ...Figure 4 Component Layout Diagram P5 P4 P3 BAT PME 68 1B Manual Page 6 Issue 5...
Page 56: ...Figure 14 Link Areas BAT PME68 1B Manual Page 50 Issue 5...