Philips Semiconductors
SC16C2550
Dual UART with 16 bytes of transmit and receive FIFOs and IrDA
encoder/decoder
Product data
Rev. 03 — 19 June 2003
31 of 46
9397 750 11621
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
10. Dynamic characteristics
[1]
Applies to external clock, crystal oscillator max 24 MHz.
[2]
= 333 ns (for Baudrate
max
= 1.5 Mbits/s)
= 1
µ
s (for Baudrate
max
= 460.8 kbits/s)
= 4
µ
s (for Baudrate
max
= 115.2 kbits/s)
[3]
When in both DMA mode 0 and FIFO enable mode, the write cycle delay should be larger than one x
1
, clock cycle.
Table 26:
AC electrical characteristics
T
amb
=
−
40
°
C to +85
°
C; V
CC
= 2.5 V, 3.3 V or 5.0 V
±
10%, unless otherwise specified.
Symbol
Parameter
Conditions
2.5 V
3.3 V
5.0 V
Unit
Min
Max
Min
Max
Min
Max
t
1w
, t
2w
clock pulse duration
10
-
6
-
6
-
ns
t
3w
oscillator/clock frequency
-
48
-
80
80
MHz
t
6s
address set-up time
0
-
0
-
0
-
ns
t
6h
address hold time
0
-
0
-
0
-
ns
t
7d
IOR delay from chip select
10
-
10
-
10
-
ns
t
7w
IOR strobe width
25 pF load
77
-
26
-
23
-
ns
t
7h
chip select hold time from IOR
0
-
0
-
0
-
ns
t
9d
read cycle delay
25 pF load
20
-
20
-
20
-
ns
t
12d
delay from IOR to data
25 pF load
-
77
-
26
-
23
ns
t
12h
data disable time
25 pF load
-
15
-
15
-
15
ns
t
13d
IOW delay from chip select
10
-
10
-
10
-
ns
t
13w
IOW strobe width
20
20
-
15
-
ns
t
13h
chip select hold time from IOW
0
-
0
-
0
-
ns
t
15d
write cycle delay
25
-
25
-
20
-
ns
t
16s
data set-up time
20
-
20
-
15
-
ns
t
16h
data hold time
15
-
5
-
5
-
ns
t
17d
delay from IOW to output
25 pF load
-
100
-
33
-
29
ns
t
18d
delay to set interrupt from Modem
input
25 pF load
-
100
-
24
-
23
ns
t
19d
delay to reset interrupt from IOR
25 pF load
-
100
-
24
-
23
ns
t
20d
delay from stop to set interrupt
-
1
-
1
-
1
R
clk
t
21d
delay from IOR to reset interrupt
25 pF load
-
100
-
29
-
28
ns
t
22d
delay from start to set interrupt
-
100
-
45
-
40
ns
t
23d
delay from IOW to transmit start
8
24
8
24
8
24
R
clk
t
24d
delay from IOW to reset interrupt
-
100
-
45
-
40
ns
t
25d
delay from stop to set RXRDY
-
1
-
1
-
1
R
clk
t
26d
delay from IOR to reset RXRDY
-
100
-
45
-
40
ns
t
27d
delay from IOW to set TXRDY
-
100
-
45
-
40
ns
t
28d
delay from start to reset TXRDY
-
8
-
8
-
8
R
clk
t
RESET
Reset pulse width
200
-
40
-
40
-
ns
N
baud rate divisor
1
2
16
−
1
1
2
16
−
1
1
2
16
−
1
R
clk
IOWstrobe
max
1
2 Baudrate
max
(
)
--------------------------------------
=