<Record of Changes - 4>
IV-6
Note 1
-
Description addition
-
Set the PSW.MIE to "0" before chang-
ing the data of CPU or CKCTR...
Note 2
-
Description addition
-
The instruction for changing the data of
CPUM or CKCTR must not be exe-
cuted in the internal RAM.
IV-12
4.1.2
-
Specification addition
-
4.1.2 Change of the External Low-
speed Oscillation Capability
IV-13
-
-
Description deletion
4.2.1 Overview
NORMAL Mode
...
IDLE Mode
-
IV-14
Figure:4.2.2
-
Description addition
-
(*) When SCLKCNT.SOSCCNT = 1,
SOSCCLK starts. ...
IV-16
Figure:4.2.6
-
Description change
(Set the CPUM as described in Table:
4.2.1)
(Set the CPUM as described in Table:
4.1.3)
IV-17
Figure:4.2.7
-
Description change
Figure: 4.2.7 Transition Flow from RC
Mode to OSC Mode
Figure: 4.2.7 Clock Change Flow from
SRCCLK to SOSCCLK
Figure:4.2.8
-
Description change
Figure: 4.2.8 Transition Flow from
OSC Mode to RC Mode
Figure: 4.2.8 Clock Change Flow from
SOSCCLK to SRCCLK
IV-18
Figure:4.2.9
-
Writing error correction HALT/STOP mode
←
Watchdog timer
HALT0/1/4: stop counting
HALT2/STOP: clear counting
NORMAL/SLOW mode
←
Watchdog timer
HALT0/1/4: restart counting
HALT2/STOP: start counting
HALT/STOP mode
←
Watchdog timer
HALT0/1/2/3: continue counting
STOP: stop counting
NORMAL/SLOW mode
←
Watchdog timer
HALT0/1/2/3: continue counting
STOP: restart counting
IV-19
Figure:4.2.10
-
Writing error correction Figure: 4.2.10 Transition Flow Diagram
from CPU Operating Mode to HALT0/
HALT1 Mode
Figure: 4.2.10 Transition from CPU
Operating Mode to HALT0/HALT1/
HALT2 Mode
IV-20
Figure:4.2.11
-
Description change
HALTMOD = 1
HALT = 1
Set the CPUM as described in Table
4.1.3
-
-
Description deletion
<Note 1>
If it can’t be guaranteed that ...
<Note 2>
Insert 3 NOP instructions right after ...
-
Note
-
Description change
If priority level of the interrupt to be
used is not equal to or higher than the
mask level ...
If the value of xICR.LV1-0 for an inter-
rupt to be used as a return factor is
equal or larger ...
IV-21
Figure:4.2.12
-
Description change
STOP = 1
Set the CPUM as described in Table
4.1.3
-
-
Description deletion
<Note 1>
If it can’t be guaranteed that ...
<Note 2>
Insert 3 NOP instructions right after ...
-
Note
-
Description change
If priority level of the interrupt to be
used is not equal to or higher than the
mask level ...
If the value of xICR.LV1-0 for an inter-
rupt to be used as a return factor is
equal or larger ...
IV-23
Figure:4.2.14
-
Writing error correction
←
When returning from STOP mode,
wait for oscillation to stabilize
NORMAL/SLOW mode
←
Watchdog timer
HALT0/1/2/3: continue counting
HALT2/STOP: restart counting
←
When the transition corresponds to
(*1) in Figure: 4.2.1, the oscillation
stabilization wait time is inserted.
NORMAL/SLOW mode
←
Watchdog timer
HALT0/1/2/3: continue counting
STOP: restart counting
IV-23
Note 3
-
Description addition
-
The instruction for the transition to
STANDBY mode must not be executed
in the internal RAM.
Modification (Ver.1.3)
Definition
Details of Revision
Page
Title
Line
Ver.1.2
Ver.1.3
Summary of Contents for MN101L Series
Page 1: ...Cover MICROCOMPUTER MN101L MN101LR05D 04D 03D 02D LSI User s Manual Pub No 21705 015E ...
Page 2: ......
Page 8: ......
Page 10: ......
Page 11: ...Contents Contents 0 ...
Page 22: ... Contents 11 ...
Page 23: ...I Chapter 1 Overview 1 ...
Page 62: ...Chapter 1 Overview I 40 Cautions for Circuit Setup ...
Page 63: ...II Chapter 2 CPU 2 ...
Page 94: ...Chapter 2 CPU II 32 Reset ...
Page 95: ...III Chapter 3 Interrupts 3 ...
Page 143: ...IV Chapter 4 Clock Mode Voltage Control 4 ...
Page 175: ...V Chapter 5 Watchdog Timer WDT 5 ...
Page 180: ...Chapter 5 Watchdog Timer WDT V 6 Operation ...
Page 181: ...VI Chapter 6 Power Supply Voltage Detection 6 ...
Page 189: ...VII Chapter 7 I O Port 7 ...
Page 248: ...Chapter 7 I O Port VII 60 Port 8 ...
Page 249: ...VIII Chapter 8 8 bit Timer 8 ...
Page 282: ...Chapter 8 8 bit Timer VIII 34 8 bit Timer Cascade Connection ...
Page 283: ...IX Chapter 9 16 bit Timer 9 ...
Page 346: ...Chapter 9 16 bit Timer IX 64 IGBT Output with Dead Time ...
Page 347: ...X Chapter 10 General Purpose Time Base Free Running Timer 10 ...
Page 361: ...XI Chapter 11 RTC Time Base Timer RTC TBT 11 ...
Page 371: ...XII Chapter 12 Real Time Clock RTC 12 ...
Page 389: ...XIII Chapter 13 Serial Interface 13 ...
Page 458: ...Chapter 13 Serial Interface XIII 70 IIC Communication ...
Page 459: ...XIV Chapter 14 DMA Controller 14 ...
Page 472: ...Chapter 14 DMA Controller XIV 14 DMA Data Transfer ...
Page 473: ...XV Chapter 15 Buzzer 15 ...
Page 479: ...XVI Chapter 16 A D Converter ADC 16 ...
Page 493: ...XVII Chapter 17 LCD 17 ...
Page 530: ...Chapter 17 LCD XVII 38 LCD Display Examples ...
Page 531: ...XVIII Chapter 18 ReRAM 18 ...
Page 538: ...Chapter 18 ReRAM XVIII 8 Command Library ...
Page 539: ...XIX Chapter 19 On Board Debugger 19 ...
Page 542: ...Chapter 19 On Board Debugger XIX 4 List of on board debugging functions ...
Page 543: ...XX Chapter 20 Appendix 20 ...