
Diagram
Bits
0
1
2
3
4
5
6
7
R
W
Reset
SW3[3:5]
00000
Fields
Field
Function
0-2
QSPI_BANK
QSPI_BANK
QSPI Flash Bank Setting Register.
-
QSPI_A_CS0
QSPI_A_CS1
000
DEV#0
DEV#1 (default value)
001
DEV#1
DEV#0
010
EMU
DEV#0
011
EMU
DEV#1
100
DEV#0
EMU
Others
Reserved
3-7
-
Reserved
3.9 System clock POR Register (REG_SYSCLK_SEL)
Offset
Register
Offset
REG_SYSCLK_SEL
8h
Function
Use this register to configure system clock POR.
Programming Model
QorIQ LS1046A Reference Design Board Reference Manual, Rev. 2, 30 May 2019
50
NXP Semiconductors