www.DataSheet4U.com
CHAPTER 16 SERIAL INTERFACE CHANNEL 0 (
µ
PD78014Y Subseries)
334
R/W
RELT
Use for bus release signal output when the SBI mode is used. Use for stop condition output when the I
2
C
bus mode is used.
When RELT = 1, SO latch is set to 1. After SO latch setting, automatically cleared to 0.
Also cleared to 0 when CSIE0 = 0.
R/W
CMDT
Use for command signal output when the SBI mode is used. Use for start condition output in the I
2
C bus mode.
When CMDT = 1, SO latch is cleared to (0). After SO latch clearance, automatically cleared to (0).
Also cleared to (0) when CSIE0 = 0.
R
RELD
Bus Release Detection
Clear Conditions (RELD = 0)
Set Conditions (RELD = 1)
• When transfer start instruction is executed
• When bus release signal (REL) is detected in the SBI mode
• If SIO0 and SVA values do not match in address
• When stop condition is detected in the I
2
C bus mode
reception
• When CSIE0 = 0
• When RESET input is applied
Symbol
<7>
<6>
<5>
<4>
<3>
<2>
<1>
<0>
Address
When Reset
R/W
SBIC
BSYE
ACKD
ACKE
ACKT
CMDD
RELD
CMDT
RELT
FF61H
00H
R/W
Note
R
CMDD
Command Detection
Clear Conditions (CMDD = 0)
Set Conditions (CMDD = 1)
• When transfer start instruction is executed
• When command signal (CMD) is detected in the SBI mode
• When bus release signal (REL) is detected
• When stop condition is detected in the I
2
C mode
• When stop condition is detected in the I
2
C bus mode
• When CSIE0 = 0
• When RESET input is applied
R/W
ACKT
When the SBI mode is used, acknowledge signal is output in synchronization with the falling edge of SCK0
clock immediately after execution of the instruction to be set to 1, and after acknowledge signal output,
automatically cleared to 0.
Used as ACKE = 0. Also cleared to 0 upon start of serial interface transfer or when CSIE0 = 0.
When the I
2
C bus mode is used, SDA0 (SDA1) is made low-level until the next SCL falling edge immediately
after executionof the set instruction (ACKT = 1). Used to generate ACK signal by software when 8-clock
wait is selected. Cleared to (0) upon start of serial interface transfer or when CSIE = 0.
Figure 16-7. Serial Bus Interface Control Register Format (1/2)
Note
Bits 2, 3, and 6 (RELD, CMDD and ACKD) are read-only bits.
Remarks
1.
Zeros will be returned form bits 0, 1, and 4 (or RELT, CMDT, ACKT, respectively) if users read these
bits after data setting is completed.
2.
CSIE0: Bit 7 of the serial operating mode register 0 (CSIM0)
Summary of Contents for 78011BGC AB8 Series
Page 2: ...www DataSheet4U com 2 MEMO ...
Page 8: ...www DataSheet4U com 8 MEMO ...
Page 22: ...www DataSheet4U com 22 MEMO ...
Page 30: ...www DataSheet4U com 30 MEMO ...
Page 34: ...www DataSheet4U com 34 MEMO ...
Page 62: ...www DataSheet4U com CHAPTER 2 OUTLINE µPD78014Y Subseries 62 MEMO ...
Page 78: ...www DataSheet4U com CHAPTER 3 PIN FUNCTION µPD78014 Subseries 78 MEMO ...
Page 94: ...www DataSheet4U com CHAPTER 4 PIN FUNCTION µPD78014Y Subseries 94 MEMO ...
Page 170: ...www DataSheet4U com CHAPTER 7 CLOCK GENERATOR 170 MEMO ...
Page 222: ...www DataSheet4U com CHAPTER 9 8 BIT TIMER EVENT COUNTER 222 MEMO ...
Page 230: ...www DataSheet4U com CHAPTER 10 WATCH TIMER 230 MEMO ...
Page 262: ...www DataSheet4U com CHAPTER 14 A D CONVERTER 262 MEMO ...
Page 318: ...www DataSheet4U com CHAPTER 15 SERIAL INTERFACE CHANNEL 0 µPD78014 Subseries 318 MEMO ...
Page 408: ...www DataSheet4U com CHAPTER 16 SERIAL INTERFACE CHANNEL 0 µPD78014Y Subseries 408 MEMO ...
Page 446: ...www DataSheet4U com CHAPTER 17 SERIAL INTERFACE CHANNEL 1 446 MEMO ...
Page 472: ...www DataSheet4U com CHAPTER 18 INTERRUPT FUNCTIONS AND TEST FUNCTION 472 MEMO ...
Page 502: ...www DataSheet4U com CHAPTER 22 µPD78P014 78P014Y 502 MEMO ...
Page 520: ...www DataSheet4U com CHAPTER 23 INSTRUCTION SET 520 MEMO ...