MC68HC11F1/FC0
MOTOROLA
MC68HC11FTS/D
7
Figure 2 MC68HC11FC0 Block Diagram
POWER
CLOCK
LOGIC
INTERRUPT
LOGIC
MODE
CONTROL
OSCILLATOR
PULSE
PAI/0C1
DDRA
POR
T A
COP
TIMER
SYSTEM
OC2/OC1
OC3/OC1
OC4/OC1
IC4/OC5/OC1
IC3
IC2
IC1
PERIODIC INTERRUPT
IRQ
XIRQ RESET
MODA /
LIR
MODB /
V
STBY
DDRG
POR
T G
PG7
PG6
PG5
PG4
PG3
PG2
PG1
PG0
CSPROG
CSGEN
CSIO1
CSIO2
CHIP
SELECTS
1024 BYTES STATIC RAM
CPU
CORE
DDRD
POR
T D
POR
T E
PE6
PE5
PE4
PE3
PE2
PE1
ACCUMULATOR
SCI
SPI
PD0
PD1
PD2
PD3
PD4
PD5
RxD
TxD
MISO
MOSI
SCK
SS
PC7
PC6
PC5
PC4
PC3
PC2
PC1
PC0
PORT B
ADDR15
ADDR14
ADDR13
ADDR12
ADDR10
ADDR9
ADDR8
PORT F
PF7
PF6
PF5
PF4
PF3
PF2
PF1
PF0
PA7
PA6
PA5
PA4
PA3
PA2
PA1
PA0
PB7
PB6
PB5
PB4
PB3
PB2
PB1
PB0
ADDR0
ADDR1
ADDR2
ADDR3
ADDR4
ADDR5
ADDR6
ADDR7
ADDR11
DATA0
DATA1
DATA2
DATA3
DATA4
DATA5
DATA6
ADDRESS BUS
DATA BUS
E 4XOUT XTAL
EXTAL
V
DD
V
SS
DS
DATA7
PORT C
DDRC
R/W
WAIT