MC9S12DT256 Device User Guide — V03.07
58
2.3.9 PAD7 / AN07 / ETRIG0 — Port AD Input Pin of ATD0
PAD7 is a general purpose input pin and analog input AN7 of the analog to digital converter ATD0. It can
act as an external trigger input for the ATD0.
2.3.10 PAD[06:00] / AN[06:00] — Port AD Input Pins of ATD0
PAD06 - PAD00 are general purpose input pins and analog inputs AN[6:0] of the analog to digital
converter ATD0.
2.3.11 PA[7:0] / ADDR[15:8] / DATA[15:8] — Port A I/O Pins
PA7-PA0 are general purpose input or output pins. In MCU expanded modes of operation, these pins are
used for the multiplexed external address and data bus.
2.3.12 PB[7:0] / ADDR[7:0] / DATA[7:0] — Port B I/O Pins
PB7-PB0 are general purpose input or output pins. In MCU expanded modes of operation, these pins are
used for the multiplexed external address and data bus.
2.3.13 PE7 / NOACC / XCLKS — Port E I/O Pin 7
PE7 is a general purpose input or output pin. During MCU expanded modes of operation, the NOACC
signal, when enabled, is used to indicate that the current bus cycle is an unused or “free” cycle. This signal
will assert when the CPU is not using the bus.The XCLKS is an input signal which controls whether a
crystal in combination with the internal Colpitts (low power) oscillator is used or whether Pierce
oscillator/external clock circuitry is used. The state of this pin is latched at the rising edge of RESET. If
the input is a logic low the EXTAL pin is configured for an external clock drive or a Pierce Oscillator. If
input is a logic high a Colpitts oscillator circuit is configured on EXTAL and XTAL. Since this pin is an
input with a pull-up device during reset, if the pin is left floating, the default configuration is a Colpitts
oscillator circuit on EXTAL and XTAL.
.
Summary of Contents for MC9S12A256
Page 3: ...MC9S12DT256 Device User Guide 9S12DT256DGV3 D V03 07 3 ...
Page 4: ...MC9S12DT256 Device User Guide 9S12DT256DGV3 D V03 07 4 ...
Page 10: ...MC9S12DT256 Device User Guide V03 07 10 ...
Page 12: ...MC9S12DT256 Device User Guide V03 07 12 ...
Page 14: ...MC9S12DT256 Device User Guide V03 07 14 Table A 21 Expanded Bus Timing Characteristics 125 ...
Page 70: ...MC9S12DT256 Device User Guide V03 07 70 ...
Page 78: ...MC9S12DT256 Device User Guide V03 07 78 ...
Page 88: ...MC9S12DT256 Device User Guide V03 07 88 ...
Page 108: ...MC9S12DT256 Device User Guide V03 07 108 ...
Page 110: ...MC9S12DT256 Device User Guide V03 07 110 ...
Page 118: ...MC9S12DT256 Device User Guide V03 07 118 ...
Page 130: ...MC9S12DT256 Device User Guide V03 07 130 ...
Page 131: ...MC9S12DT256 Device User Guide V03 07 131 User Guide End Sheet ...
Page 132: ...MC9S12DT256 Device User Guide V03 07 132 FINAL PAGE OF 132 PAGES ...