MC9S12DT256 Device User Guide — V03.07
112
A.5.1.5 Pseudo Stop and Wait Recovery
The recovery from Pseudo STOP and Wait are essentially the same since the oscillator was not stopped in
both modes. The controller can be woken up by internal or external interrupts. After t
wrs
the CPU starts
fetching the interrupt vector.
A.5.2 Oscillator
The device features an internal Colpitts and Pierce oscillator. The selection of Colpitts oscillator or Pierce
oscillator/external clock depends on the XCLKS signal which is sampled during reset.By asserting the
XCLKS input during reset this oscillator can be bypassed allowing the input of a square wave. Before
asserting the oscillator to the internal system clocks the quality of the oscillation is checked for each start
from either power-on, STOP or oscillator fail. t
CQOUT
specifies the maximum time before switching to the
internal self clock mode after POR or STOP if a proper oscillation is not detected. The quality check also
determines the minimum oscillator start-up time t
UPOSC
. The device also features a clock monitor. A
Clock Monitor Failure is asserted if the frequency of the incoming clock signal is below the Assert
Frequency f
CMFA.
Table A-15 Oscillator Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
Min
Typ
Max
Unit
1a
C Crystal oscillator range (Colpitts)
f
OSC
0.5
16
MHz
1b
C Crystal oscillator range (Pierce)
NOTES
:
1. Depending on the crystal a damping series resistor might be necessary
f
OSC
0.5
40
MHz
2
P Startup Current
i
OSC
100
µ
A
3
C Oscillator start-up time (Colpitts)
t
UPOSC
8
2
2. f
osc
= 4MHz, C = 22pF.
100
3
3. Maximum value is for extreme cases using high Q, low frequency crystals
ms
4
D Clock Quality check time-out
t
CQOUT
0.45
2.5
s
5
P Clock Monitor Failure Assert Frequency
f
CMFA
50
100
200
KHz
6
P External square wave input frequency
4
4. XCLKS =0 during reset
f
EXT
0.5
50
MHz
7
D External square wave pulse width low
t
EXTL
9.5
ns
8
D External square wave pulse width high
t
EXTH
9.5
ns
9
D External square wave rise time
t
EXTR
1
ns
10
D External square wave fall time
t
EXTF
1
ns
11
D Input Capacitance (EXTAL, XTAL pins)
C
IN
7
pF
12
C
DC Operating Bias in Colpitts Configuration on
EXTAL Pin
V
DCBIAS
1.1
V
Summary of Contents for MC9S12A256
Page 3: ...MC9S12DT256 Device User Guide 9S12DT256DGV3 D V03 07 3 ...
Page 4: ...MC9S12DT256 Device User Guide 9S12DT256DGV3 D V03 07 4 ...
Page 10: ...MC9S12DT256 Device User Guide V03 07 10 ...
Page 12: ...MC9S12DT256 Device User Guide V03 07 12 ...
Page 14: ...MC9S12DT256 Device User Guide V03 07 14 Table A 21 Expanded Bus Timing Characteristics 125 ...
Page 70: ...MC9S12DT256 Device User Guide V03 07 70 ...
Page 78: ...MC9S12DT256 Device User Guide V03 07 78 ...
Page 88: ...MC9S12DT256 Device User Guide V03 07 88 ...
Page 108: ...MC9S12DT256 Device User Guide V03 07 108 ...
Page 110: ...MC9S12DT256 Device User Guide V03 07 110 ...
Page 118: ...MC9S12DT256 Device User Guide V03 07 118 ...
Page 130: ...MC9S12DT256 Device User Guide V03 07 130 ...
Page 131: ...MC9S12DT256 Device User Guide V03 07 131 User Guide End Sheet ...
Page 132: ...MC9S12DT256 Device User Guide V03 07 132 FINAL PAGE OF 132 PAGES ...