
MIPI DSI to OpenLDI/FPD-Link/LVDS Interface Bridge Soft IP
User Guide
© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
. All other brand or product names are
trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
28
FPGA-IPUG-02003-1.2
Appendix A. Resource Utilization
Table A.1
lists resource utilization for Lattice CrossLink FPGAs using the MIPI DSI to OpenLDI/FPD-Link/LVDS Interface
Bridge IP. The performance and utilization data target an LIF-MD6000-6MG81I device with –6 speed grade using Lattice
Diamond 3.8 and Lattice Synthesis Engine. Performance may vary when using a different software version or targeting
a different device density or speed grade within the CrossLink family. Programmable I/Os do not count miscellaneous
status signals. The values of f
MAX
shown are based on continuous byte clock. The Target f
MAX
column shows target byte
clock frequency for each configuration. See the
section on page 13 for more details on supported
clock frequencies.
Table A.1. Resource Utilization
IP User-Configurable
Parameters
Slices
LUTs
Registers
sysMEM
EBRs
Programmable
IOs
Actual f
MAX
(MHz)
Target f
MAX
(MHz)
Single Rx to Single Tx,
RX_GEAR=8, TX_GEAR=7,
RGB888,
Non-continuous D-PHY clock
733
882
800
3
12
119.175
112.5
Single Rx to Single Tx,
RX_GEAR=16, TX_GEAR=14,
RGB888,
Non-continuous D-PHY clock
1496
1865
1495
6
12
92.132
64.285
Single Rx to Dual Tx,
RX_GEAR=8, TX_GEAR=7,
RGB888,
Non-continuous D-PHY clock
750
910
828
3
17
122.579
112.5
Single Rx to Dual Tx,
RX_GEAR=16, TX_GEAR=14,
RGB888,
Non-continuous D-PHY clock
1525
1921
1548
6
17
107.945
93.75
Dual Rx to Dual Tx,
RX_GEAR=8, TX_GEAR=7,
RGB888,
Non-continuous D-PHY clock
1426
1715
1574
6
22
121.477
112.5
Dual Rx to Dual Tx,
RX_GEAR=16, TX_GEAR=14,
RGB888,
Non-continuous D-PHY clock
2609
3685
2964
12
22
95.247
64.285