![JVC UX-A10DVD Service Manual Download Page 84](http://html.mh-extra.com/html/jvc/ux-a10dvd/ux-a10dvd_service-manual_2036240084.webp)
1-84
UX-A10DVD
ZIVA-4.1-PBO (IC501) :
AV decoder
1.Pin layout
157
208
156
105
A_VSS
SYSCLK
VCLK
A_VDD
DVD-DATA0/CD-DATA
DVD-DATA1/CD-LRCK
DVD-DATA2/CD-BCK
DVD-DATA3/CD-C2P0
DVD-DATA4/CDG-SDATA
VSS
VDD_3.3
DVD-DATA5/CDG-VFSY
DVD-DATA6/CDG-SOS1
DVD-DATA7/CDG-SCLK
VDACK
VREQUEST
VSTROBE
ERROR
VDD_3.3
RESERVED
VDD_3.3
VSS
NC
RESERVED
NC
HADDR0
HADDR1
HADDR2
RESERVED
RESERVED
RESERVED
VSS
VDD_2.5
RESERVED
VSS
VDD_3.3
RESERVED
RESERVED
RESERVED
RESERVED
HDATA7
VSS
HDATA6
HDATA5
HDATA4
HDATA3
HDATA2
VDD_3.3
VSS
HDATA1
HDATA0
CS
MADDR3
MADDR2
MADDR1
VSS
VDD_3.3
MADDR0
MADDR10
SD-BS
SD-CS1/MADDR11
SD-CS0
SD-RAS
VSS
VDD_3.3
SD-CAS
MWE
MADDR4
VSS
VDD_2.5
MADDR5
MADDR6
MADDR7
VSS
VDD_3.3
MADDR8
MADDR9
CLKSEL
SD-CLK
LDQM
MDATA8
VSS
VDD_3.3
MDATA9
MDATA10
MDATA11
MDATA12
MDATA13
VSS
VDD_2.5
MDATA14
VSS
VDD_3.3
MDATA15
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
VSS
VDD_3.3
MDATA1
MDATA0
VDD_RREF
RREF
VSS_RREF
VDD_VIDEO
VDD_DAC
C/R/V
VSS_VIDEO
VSS_DAC
NC
VDD_VIDEO
VDD_DAC
Y/B/U
VSS_VIDEO
VSS_DAC
NC
VDD_VIDEO
VDD_DAC
CVBS/G/Y
VSS_VIDEO
VSS_DAC
NC
VDD_VIDEO
VDD_DAC
CVBS
VSS_VIDEO
VSS_DAC
NC
VSS
VDD_2.5
DA-IEC
DA-BCK
DA-XCK
VSS
VDD_3.3
DA-LRCK
DA-DATA0
DA-DATA1
DA-DATA2
DA-DATA3
DAI-DATA
VSS
VDD_3.3
DAI-BCK
DAI-LRCK
RESERVED
RESERVED
RESERVED
NC
RESERVED
NC
NC
RESERVED
1
52
RD
R/W
VDD_3.3
WAIT
RESET
VSS
VDD_3.3
INT-
NC
NC
NC
NC
VDD_2.5
VSS
NC
NC
NC
NC
VSS
VDD_3.3
VDATA0
VDATA1
VDATA2
VDATA3
VDATA4
VDATA5
VDATA6
VDATA7
VSVNC
HSVNC
VSS
VDD_3.3
NC
NC
NC
VDD_2.5
VSS
NC
NC
NC
NC
NC
PIO0
VSS
VDD_3.3
PIO1
PIO2
PIO3
PIO4
PIO5
PIO6
PIO7
104
53
2.Pin function 1/4
Pin No.
1
2
3
4
5
6
7
8
9~12
13
14
15~18
19
20
21~28
29
Symbol
RD
R/W
VDD_3.3
WAIT
RESET
VSS
VDD_3.3
INT
NC
VDD_2.5
VSS
NC
VSS
VDD_3.3
VDATA0~7
VSYNC
I/O
I
I
Power
O,OD,PU
I
Ground
Power
O,OD,PU
O
Power
Ground
O
Ground
Power
O
I/O
Function
Read strobe in I mode.Must be held HIGH in M mode.
Read/write strobe in M mode. Write strobe in I mode.Host asserts R/WLOW to
select Write and LOW to select Read for M mode only.
3.3-V supply voltage for I/O signals.
Transfer not complete / data acknowledge.Active LOW to indicate host initiated
transfer is not complete.WAIT is asserted after the falling edge of CS and
reasserted when decoder is ready to complete transfer cycle.Open drain
signal,must be pulled-up via 1k to 3.3 volts.Driven high for 10 ns before tristate.
Active Low Reset.Assert for at least 5-milliseconds in the presence of clock to
reset the entire chip
Ground for core logic and I/O signals
3.3-V supply voltage for I/O signals.
Host interrupt.Open drain signal,must be pulled-up via 4.7k to 3.3 volts.
No connect
2.5-V supply voltage for core logic
Ground for core logic and I/O signals
No connect
Ground for core logic and I/O signals
3.3-V supply voltage for I/O signals.
Video data bus.Byteserial CbYCrY data synchronous with VCLK.At power-up,the
decoder does not drive VDATA.During boot-up,the decoder uses configuration
parameters to drive or 3-state VDATA.
Vertical sync.Bi-directional,the decoder outputs the top border of a new field on
the first HSYNC after the falling edge of VSYNC,VSYNC can accept vertical
synchronization or top/bottom field notification from an external source.
(VSYNC HIGH=bottom field.VSYNC LOW=Top field)
Summary of Contents for UX-A10DVD
Page 89: ...1 89 UX A10DVD M E M O ...