![Intel 80C196NU User Manual Download Page 311](http://html1.mh-extra.com/html/intel/80c196nu/80c196nu_user-manual_2072209311.webp)
8XC196NP, 80C196NU USER’S MANUAL
A-6
Table A-5 defines the variables that are used in Table A-6 to represent the instruction operands.
Table A-5. Operand Variables
Variable
Description
aa
A 2-bit field within an opcode that selects the basic addressing mode used. This field is present
only in those opcodes that allow addressing mode options. The field is encoded as follows:
00 register-direct
01 immediate
10 indirect
11 indexed
baop
A byte operand that is addressed by any addressing mode.
bbb
A 3-bit field within an opcode that selects a specific bit within a register.
bitno
A 3-bit field within an opcode that selects one of the eight bits in a byte.
breg
A byte register in the internal register file. When it could be unclear whether this variable refers
to a source or a destination register, it is prefixed with an
S
or a
D
. The value must be in the
range of 00–FFH.
cadd
An address in the program code.
Dbreg
†
A byte register in the lower register file that serves as the destination of the instruction
operation.
disp
Displacement. The distance between the end of an instruction and the target label.
Dlreg
†
A 32-bit register in the lower register file that serves as the destination of the instruction
operation. Must be aligned on an address that is evenly divisible by 4. The value must be in the
range of 00–FCH.
Dwreg
†
A word register in the lower register file that serves as the destination of the instruction
operation. Must be aligned on an address that is evenly divisible by 2. The value must be in the
range of 00–FEH.
lreg
A 32-bit register in the lower register file. Must be aligned on an address that is evenly divisible
by 4. The value must be in the range of 00–FCH.
ptr2_reg
A double-pointer register, used with the EBMOVI instruction. Must be aligned on an address
that is evenly divisible by 8. The value must be in the range of 00–F8H.
preg
A pointer register. Must be aligned on an address that is evenly divisible by 4. The value must
be in the range of 00–FCH.
Sbreg
†
A byte register in the lower register file that serves as the source of the instruction operation.
Slreg
†
A 32-bit register in the lower register file that serves as the source of the instruction operation.
Must be aligned on an address that is evenly divisible by 4. The value must be in the range of
00–FCH.
Swreg
†
A word register in the lower register file that serves as the source of the instruction operation.
Must be aligned on an address that is evenly divisible by 2. The value must be in the range of
00–FEH.
treg
A 24-bit register in the lower register file. Must be aligned on an address that is evenly divisible
by 4. The value must be in the range of 00–FCH.
waop
A word operand that is addressed by any addressing mode.
w2_reg
A double-word register in the lower register file. Must be aligned on an address that is evenly
divisible by 4. The value must be in the range of 00–FCH. Although
w2_reg
is similar to
lreg
,
there is a distinction:
w2_reg
consists of two halves, each containing a 16-bit address;
lreg
is
indivisible and contains a 32-bit number.
wreg
A word register in the lower register file. When it could be unclear whether this variable refers
to a source or a destination register, it is prefixed with an
S
or a
D
. Must be aligned on an
address that is evenly divisible by 2. The value must be in the range of 00–FEH.
xxx
The three high-order bits of displacement.
†
The
D
or
S
prefix is used only when it could be unclear whether a variable refers to a destination or a
source register.
Summary of Contents for 80C196NU
Page 1: ...8XC196NP 80C196NU Microcontroller User s Manual...
Page 2: ...8XC196NP 80C196NU Microcontroller User s Manual August 1995 Order Number 272479 002...
Page 18: ...1 Guide to This Manual...
Page 19: ......
Page 31: ......
Page 32: ...2 Architectural Overview...
Page 33: ......
Page 48: ...3 Advanced Math Features...
Page 49: ......
Page 56: ...4 Programming Considerations...
Page 57: ......
Page 72: ...5 Memory Partitions...
Page 73: ......
Page 106: ...6 Standard and PTS Interrupts...
Page 107: ......
Page 144: ...7 I O Ports...
Page 145: ......
Page 165: ......
Page 166: ...8 Serial I O SIO Port...
Page 167: ......
Page 183: ......
Page 184: ...9 Pulse width Modulator...
Page 185: ......
Page 196: ...10 Event Processor Array EPA...
Page 197: ......
Page 225: ......
Page 226: ...11 Minimum Hardware Considerations...
Page 227: ......
Page 239: ......
Page 240: ...12 Special Operating Modes...
Page 241: ......
Page 255: ......
Page 256: ...13 Interfacing with External Memory...
Page 257: ......
Page 303: ......
Page 304: ...A Instruction Set Reference...
Page 305: ......
Page 373: ......
Page 374: ...B Signal Descriptions...
Page 375: ......
Page 390: ...C Registers...
Page 391: ......
Page 447: ......
Page 448: ...Glossary...
Page 449: ......
Page 458: ...Index...
Page 459: ......