3
3
80960S
A
Figure 22.
Cold Reset Wavefor
m
RESET
CLK2
CLK
V
CC
AS, DT/R,
DEN,
LOCK (O)
HLDA
BLAST/FAIL
ALE, A31:16,
A15:4, A3:1,
D15:0,
BE1:0, W/R
INT0, INT1,
INT3,
LOCK (I)
V
CC
and CLK2 stable to RESET high, minimum 41 CLK2 periods
Initialization parameters
set up to first A edge,
minimum 4 CLK2 periods
First
Bus
Activity
Internal self-test,
approximately 94,000 CLK2
periods (if selected)
A B C D
T
a
A B C D A B C D A B C D A B C D A B C D
48,000
VALID