TB-FMCL-MIPI Hardware User Manual
20
Rev.3.01
Table 10-1 LPC FMC Host Board Connector Pin Assignment
J1
Pin
Schematic Signal
Name
VITA 57.1 Pin
Name
Direction
Type
Description
MIPI HS Signals
C18
M2C_LVDS_HS0_P
LA14_P
M2C
LVDS
MIPI CSI PHY HS
Channel E
C19
M2C_LVDS_HS0_N
LA14_N
H13
M2C_LVDS_HS1_P
LA07_P
M2C
LVDS
MIPI CSI PHY HS
Channel D
H14
M2C_LVDS_HS1_N
LA07_N
C14
M2C_LVDS_HS2_P
LA10_P
M2C
LVDS
MIPI CSI PHY HS
Channel C
C15
M2C_LVDS_HS2_N
LA10_N
H16
M2C_LVDS_HS3_P
LA11_P
M2C
LVDS
MIPI CSI PHY HS
Channel B
H17
M2C_LVDS_HS3_N
LA11_N
G6
**M2C_LVDS_HS4_P
LA00_CC_P
M2C
LVDS
MIPI CSI PHY HS
Channel A
G7
**M2C_LVDS_HS4_N
LA00_CC_N
G24
C2M_LVDS_HS0_P
LA22_P
C2M
LVDS
MIPI DSI PHY HS
Channel E
G25
C2M_LVDS_HS0_N
LA22_N
H22
C2M_LVDS_HS1_P
LA19_P
C2M
LVDS
MIPI DSI PHY HS
Channel D
H23
C2M_LVDS_HS1_N
LA19_N
G21
C2M_LVDS_HS2_P
LA20_P
C2M
LVDS
MIPI DSI PHY HS
Channel C
G22
C2M_LVDS_HS2_N
LA20_N
H25
C2M_LVDS_HS3_P
LA21_P
C2M
LVDS
MIPI DSI PHY HS
Channel B
H26
C2M_LVDS_HS3_N
LA21_N
D20
**C2M_LVDS_HS4_P
LA17_CC_P
C2M
LVDS
MIPI DSI PHY HS
Channel A
D21
**C2M_LVDS_HS4_N
LA17_CC_N
H4
CLK0_M2C_P
CLK0_M2C_P
M2C
LVDS
Optional MIPI CSI PHY
HS
Channel A
H5
CLK0_M2C_N
CLK0_M2C_N
G2
CLK1_M2C_P
CLK1_M2C_P
C2M
LVDS
Optional MIPI DSI PHY
HS
Channel A
G3
CLK1_M2C_N
CLK1_M2C_N
**
inrevium strap option: route HS4 pairs to alternate clock FMC CLKx_M2C pins instead of LAxx_CC pins
MIPI LP Signals
G18
M2C_CMOS_BTA_LP0_P
LA16_P
M2C/C2M
LVCMOS
(VADJ)
MIPI CSI PHY LP
Channel E (BTA)
G19
M2C_CMOS_BTA_LP0_N
LA16_N
G15
M2C_CMOS_LP1_P
LA12_P
M2C
LVCMOS
(VADJ)
MIPI CSI PHY LP
Channel D
G16
M2C_CMOS_LP1_N
LA12_N
G12
M2C_CMOS_LP2_P
LA08_P
M2C
LVCMOS
(VADJ)
MIPI CSI PHY LP
Channel C
G13
M2C_CMOS_LP2_N
LA08_N
G9
M2C_CMOS_LP3_P
LA03_P
M2C
LVCMOS
(VADJ)
MIPI CSI PHY LP
Channel B
G10
M2C_CMOS_LP3_N
LA03_N
H7
M2C_CMOS_LP4_P
LA02_P
M2C
LVCMOS
(VADJ)
MIPI CSI PHY LP
Channel A
H8
M2C_CMOS_LP4_N
LA02_N
D23
C2M_CMOS_BTA_LP0_P
LA23_P
C2M/M2C
LVCMOS
(VADJ)
MIPI DSI PHY LP
Channel E (BTA)
D24
C2M_CMOS_BTA_LP0_N
LA23_N